首頁>ADC3668>規(guī)格書詳情

ADC3668中文資料德州儀器數據手冊PDF規(guī)格書

ADC3668
廠商型號

ADC3668

功能描述

ADC3668, ADC3669 Dual-Channel, 16-Bit 250MSPS and 500MSPS Analog-to-Digital Converter (ADC)

文件大小

4.10552 Mbytes

頁面數量

80

生產廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

德州儀器官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-5-4 11:10:00

人工找貨

ADC3668價格和庫存,歡迎聯系客服免費人工找貨

ADC3668規(guī)格書詳情

1 Features

? 16-bit, dual channel 250 and 500MSPS ADC

? Noise spectral density: -160.4dBFS/Hz

? Thermal Noise: 76.4dBFS

? Single core (non-interleaved) ADC architecture

? Aperture jitter: 75fs

? Buffered analog inputs

– Programmable 100Ω and 200Ω termination

? Input fullscale: 2VPP

? Full power input bandwidth (-3dB): 1.4GHz

? Spectral performance (fIN = 70MHz, -1dBFS):

– SNR: 75.6dBFS

– SFDR HD2,3: 80dBc

– SFDR worst spur: 94dBFS

? INL: ±2 LSB (typical)

? DNL: ±0.5 LSB (typical)

? Digital down-converters (DDCs)

– Up to four independent DDCs

– Complex and real decimation

– Decimation: /2, /4 to /32768 decimation

– 48-bit NCO phase coherent frequency hopping

? DDR/Serial LVDS interface

– 16-bit Parallel DDR LVDS for DDC bypass

– Serial LVDS for decimation

– 32-bit output option for high decimation

? Power consumption: 300mW/channel (500MSPS)

2 Applications

? Software defined radio

? Spectrum analyzer

? Radar

? Spectroscopy

? Power amplifier linearization

? Communications infrastructure

3 Description

The ADC3668 and ADC3669 (ADC366x) are a 16-

bit, 250MSPS and 500MSPS, dual channel analog to

digital converters (ADC). The devices are designed

for high signal-to-noise ratio (SNR) and deliver a

noise spectral density of ?160dBFS/Hz (500MSPS).

The ADC366x includes an optional quad band

digital down-converter (DDC) supporting wide band

decimation by 2 to narrow band decimation by 32768.

The DDC uses a 48-bit NCO which supports phase

coherent and phase continuous frequency hopping.

The ADC366x is outfitted with a flexible LVDS

interface. In decimation bypass mode, the device

uses a 16-bit wide parallel DDR LVDS interface.

When using decimation, the output data is transmitted

using a serial LVDS interface reducing the number

of lanes needed as decimation increases. For high

decimation ratios, the output resolution can be

increased to 32-bit.

The power efficient ADC architecture consumes

300mW/ch at 500MSPS and provides power scaling

with lower sampling rates (250mW/ch at 250MSPS).

供應商 型號 品牌 批號 封裝 庫存 備注 價格
NS
23+
DIP
5000
原廠授權代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳
詢價
NS
23+
DIP24
50000
全新原裝正品現貨,支持訂貨
詢價
NSC
23+
DIP24
12800
公司只有原裝 歡迎來電咨詢。
詢價
NS/國半
2447
DIP24
100500
一級代理專營品牌!原裝正品,優(yōu)勢現貨,長期排單到貨
詢價
NS
20+
DIP24
80
進口原裝現貨,假一賠十
詢價
NS/國半
QQ咨詢
DIP
358
全新原裝 研究所指定供貨商
詢價
NS
22+
DIP
8200
全新原裝現貨!自家?guī)齑?
詢價
TI
24+
con
10000
查現貨到京北通宇商城
詢價
NS
22+
DIP24
8000
原裝正品支持實單
詢價
NSC
專業(yè)鐵帽
PDIP24
67500
鐵帽原裝主營-可開原型號增稅票
詢價