首頁>ADF4382ABCCZ>規(guī)格書詳情

ADF4382ABCCZ中文資料亞德諾數(shù)據(jù)手冊PDF規(guī)格書

ADF4382ABCCZ
廠商型號

ADF4382ABCCZ

功能描述

Microwave Wideband Synthesizer with Integrated VCO

文件大小

3.917 Mbytes

頁面數(shù)量

70

生產(chǎn)廠商 Analog Devices
企業(yè)簡稱

AD亞德諾

中文名稱

亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-26 23:00:00

ADF4382ABCCZ規(guī)格書詳情

GENERAL DESCRIPTION

The ADF4382A is a high performance, ultralow jitter, fractional-N

phased-locked loop (PLL) with an integrated voltage controlled

oscillator (VCO) ideally suited for local oscillator (LO) generation

for 5G applications or data converter clock applications. The high

performance PLL has a figure of merit of ?239 dBc/Hz, low 1/f

noise and high PFD frequency of 625 MHz in integer mode that can

achieve ultralow in-band noise and integrated jitter. The ADF4382A

can generate frequencies in a fundamental octave range of 11.5

GHz to 21 GHz, thereby eliminating the need for subharmonic

filters. The divide by 2 and divide by 4 output dividers on the

ADF4382A allow frequencies to be generated from 5.75 GHz to

10.5 GHz and 2.875 GHz to 5.25 GHz, respectively.

For multiple data converter clock applications, the ADF4382A automatically

aligns its output to the input reference edge by including

the output divider in the PLL feedback loop. For applications that require

deterministic delay or delay adjustment capability, a programmable

reference to output delay with <1 ps resolution is provided.

The reference to output delay matching across multiple devices and

over temperature allows predictable and precise multichip clock and

system reference (SYSREF) alignment.

The simplicity of the ADF4382A block diagram eases development

time with a simplified serial peripheral interface (SPI) register map,

repeatable multichip clock alignment, and limiting unwanted clock

spurs by allowing off-chip SYSREF generation.

FEATURES

? Fundamental output frequency range: 11.5 GHz to 21 GHz

? Divide by 2 output frequency range: 5.75 GHz to 10.5 GHz

? Divide by 4 output frequency range: 2.875 GHz to 5.25 GHz

? Integrated RMS jitter at 20 GHz = 20 fs (integration bandwidth:

100 Hz to 100 MHz)

? Integrated RMS jitter at 20 GHz = 31 fs (ADC SNR method)

? VCO autocalibration time < 100 μs

? Phase noise floor: ?156 dBc/Hz at 20 GHz

? PLL specifications

? ?239 dBc/Hz: normalized in-band phase noise floor

? ?287 dBc/Hz: normalized 1/f phase noise floor

? 625 MHz maximum phase/frequency detector input frequency

? 4.5 GHz reference input frequency

? Typical spurious fPFD: ?90 dBc

? Reference to output delay specifications

? Propagation delay temperature coefficient: 0.06 ps/°C

? Adjustment step size: <1 ps

? Multichip output phase alignment

? 3.3 V and 5 V power supplies

? ADIsimPLLTM loop filter design tool support

? 7 mm × 7 mm, 48-terminal LGA

? ?40°C to +105°C operating temperature

APPLICATIONS

? High performance data converter clocking

? Wireless infrastructure (MC-GSM, 5G, 6G)

? Test and measurement

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
ADI/亞德諾
22+
66900
原封裝
詢價
AD
2019+
LFCSP40
6000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價
AD
24+
QFN
35400
全新原裝現(xiàn)貨/假一罰百!
詢價
ADI
19+
QFN
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價
ADI
17+
QFN
6200
100%原裝正品現(xiàn)貨
詢價
ADI
21+
QFN
12588
原裝正品,自己庫存 假一罰十
詢價
專營ADI
22+
QFN
9600
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單!
詢價
ADI
18+
LFCSP
85600
保證進(jìn)口原裝可開17%增值稅發(fā)票
詢價
ADI/亞德諾
2021+
TSSOP
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
AD
23+
原廠原包
19960
只做進(jìn)口原裝 終端工廠免費(fèi)送樣
詢價