首頁>ADSP-21161NKCA-100>規(guī)格書詳情

ADSP-21161NKCA-100集成電路(IC)DSP(數(shù)字信號處理器)規(guī)格書PDF中文資料

ADSP-21161NKCA-100
廠商型號

ADSP-21161NKCA-100

參數(shù)屬性

ADSP-21161NKCA-100 封裝/外殼為255-BGA,CSPBGA;包裝為管件;類別為集成電路(IC) > DSP(數(shù)字信號處理器);產(chǎn)品描述:IC DSP CONTROLLER 32BIT 225MBGA

功能描述

SHARC Processor
IC DSP CONTROLLER 32BIT 225MBGA

文件大小

789.87 Kbytes

頁面數(shù)量

60

生產(chǎn)廠商 Analog Devices
企業(yè)簡稱

AD亞德諾

中文名稱

亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

原廠下載下載地址一下載地址二到原廠下載

更新時間

2024-11-6 22:50:00

ADSP-21161NKCA-100規(guī)格書詳情

GENERAL DESCRIPTION

The ADSP-21161N SHARC? DSP is a low cost derivative of the ADSP-21160 featuring Analog Devices Super Harvard Architecture. Easing portability, the ADSP-21161N is source code compatible with the ADSP-21160 and with first generation ADSP-2106x SHARC processors in SISD (Single-Instruction, Single-Data) mode. Like other SHARC DSPs, the ADSP- 21161N is a 32-bit processor that is optimized for high performance DSP applications. The ADSP-21161N includes a 100 MHz or 110 MHz core, a dual-ported on-chip SRAM, an integrated I/O processor with multiprocessing support, and multiple internal buses to eliminate I/O bottlenecks.

SUMMARY

High performance 32-Bit DSP—applications in audio, medical,

military, wireless communications, graphics, imaging,

motor-control, and telephony

Super Harvard Architecture—four independent buses for

dual data fetch, instruction fetch, and nonintrusive zero-overhead I/O

Code compatible with all other sharc family DSPs

Single-instruction multiple-data (SIMD) computational

architecture—two 32-bit IEEE floating-point computation units,

each with a multiplier, ALU, shifter, and register file

Serial ports offer I2S support via 8 programmable and

simultaneous receive or transmit pins, which support up to 16

transmit or 16 receive channels of audio

Integrated peripherals—integrated I/O processor, 1M bit

on-chip dual-ported SRAM, SDRAM controller, glueless

multiprocessing features, and I/O ports (serial, link, external

bus, SPI, and JTAG)

ADSP-21161N supports 32-bit fixed, 32-bit float, and 40-bit

floating-point formats

100 MHz/110 MHz core instruction rate

Single-cycle instruction execution, including SIMD

operations in both computational units

Up to 660 MFLOPs peak and 440 MFLOPs sustained

performance

225-ball 17 mm x 17 mm CSP_BGA package

ADSP-21161NKCA-100屬于集成電路(IC) > DSP(數(shù)字信號處理器)。亞德諾半導(dǎo)體技術(shù)有限公司制造生產(chǎn)的ADSP-21161NKCA-100DSP(數(shù)字信號處理器)數(shù)字信號處理器是類似于微處理器或微控制器的器件,但區(qū)別在于其內(nèi)部架構(gòu)經(jīng)修改,適用于對連續(xù)數(shù)據(jù)流連續(xù)執(zhí)行以乘法和加法運(yùn)算為主的算法,而不是以條件邏輯或大量并發(fā)進(jìn)程為主的算法。該器件通常用于諸如音頻或視頻信號處理等應(yīng)用。

產(chǎn)品屬性

更多
  • 產(chǎn)品編號:

    ADSP-21161NKCA-100

  • 制造商:

    Analog Devices Inc.

  • 類別:

    集成電路(IC) > DSP(數(shù)字信號處理器)

  • 系列:

    SHARC?

  • 包裝:

    管件

  • 類型:

    浮點(diǎn)

  • 接口:

    主機(jī)接口,連接端口,串行端口

  • 時鐘速率:

    100MHz

  • 非易失性存儲器:

    外部

  • 片載 RAM:

    128kB

  • 電壓 - I/O:

    3.30V

  • 電壓 - 內(nèi)核:

    1.80V

  • 工作溫度:

    0°C ~ 85°C(TC)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    255-BGA,CSPBGA

  • 供應(yīng)商器件封裝:

    255-CSPBGA(17x17)

  • 描述:

    IC DSP CONTROLLER 32BIT 225MBGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
AD
23+
BGA
20000
全新原裝假一賠十
詢價
AD
03+
BGA
3560
全新原裝進(jìn)口自己庫存優(yōu)勢
詢價
ADI/亞德諾
22+
QFP
100000
代理渠道/只做原裝/可含稅
詢價
ADI/亞德諾
23+
NA/
60
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
ADI/亞德諾
24+
BGA
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價
ADI/亞德諾
22+
BGA
354000
詢價
AD
1423+
BGA
87
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
ADI/亞德諾
1950+
BGA
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
ADI
23+
QFP
3000
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售!
詢價
ADI
22+
QFP
3000
絕對原裝現(xiàn)貨 歡迎來電查詢
詢價