首頁>ADSP-2191>規(guī)格書詳情

ADSP-2191集成電路(IC)的DSP(數(shù)字信號(hào)處理器)規(guī)格書PDF中文資料

ADSP-2191
廠商型號(hào)

ADSP-2191

參數(shù)屬性

ADSP-2191 封裝/外殼為144-LFBGA;包裝為托盤;類別為集成電路(IC)的DSP(數(shù)字信號(hào)處理器);產(chǎn)品描述:IC DSP CONTROLLER 16BIT 144MBGA

功能描述

DSP Microcomputer
IC DSP CONTROLLER 16BIT 144MBGA

封裝外殼

144-LFBGA

文件大小

1.87322 Mbytes

頁面數(shù)量

52

生產(chǎn)廠商 Analog Devices
企業(yè)簡稱

AD亞德諾

中文名稱

亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

原廠下載下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-14 12:36:00

ADSP-2191規(guī)格書詳情

ADSP-2191屬于集成電路(IC)的DSP(數(shù)字信號(hào)處理器)。由亞德諾半導(dǎo)體技術(shù)有限公司制造生產(chǎn)的ADSP-2191DSP(數(shù)字信號(hào)處理器)數(shù)字信號(hào)處理器是類似于微處理器或微控制器的器件,但區(qū)別在于其內(nèi)部架構(gòu)經(jīng)修改,適用于對(duì)連續(xù)數(shù)據(jù)流連續(xù)執(zhí)行以乘法和加法運(yùn)算為主的算法,而不是以條件邏輯或大量并發(fā)進(jìn)程為主的算法。該器件通常用于諸如音頻或視頻信號(hào)處理等應(yīng)用。

GENERAL DESCRIPTION

The ADSP-2191M DSP is a single-chip microcomputer optimized for digital signal processing (DSP) and other high speed numeric processing applications.

The ADSP-2191M combines the ADSP-219x family base architecture (three computational units, two data address gener ators, and a program sequencer) with three serial ports, two SPI-compatible ports, one UART port, a DMA controller, three programmable timers, general-purpose Programmable Flag pins, extensive interrupt capabilities, and on-chip program and data memory spaces.

The ADSP-2191M architecture is code-compatible with DSPs of the ADSP-218x family. Although the architectures are compatible, the ADSP-2191M architecture has a number of enhancements over the ADSP-218x architecture. The enhance ments to computational units, data address generators, and program sequencer make the ADSP-2191M more flexible and even easier to program.

PERFORMANCE FEATURES

6.25 ns Instruction Cycle Time, for up to 160 MIPS Sustained Performance

ADSP-218x Family Code Compatible with the Same Easy to Use Algebraic Syntax

Single-Cycle Instruction Execution

Single-Cycle Context Switch between Two Sets of Computation and Memory Instructions

Instruction Cache Allows Dual Operand Fetches in Every Instruction Cycle

Multifunction Instructions

Pipelined Architecture Supports Efficient Code Execution

Architectural Enhancements for Compiled C and C++ Code Efficiency

Architectural Enhancements beyond ADSP-218x Family

are Supported with Instruction Set Extensions for Added Registers, and Peripherals

Flexible Power Management with User-Selectable Power-Down and Idle Modes

INTEGRATION FEATURES

160 K Bytes On-Chip RAM Configured as 32K Words 24-Bit Memory RAM and 32K Words 16-Bit Memory RAM

Dual-Purpose 24-Bit Memory for Both Instruction and Data Storage

Independent ALU, Multiplier/Accumulator, and Barrel

Shifter Computational Units with Dual 40-bit Accumulators

Unified Memory Space Allows Flexible Address Generation, Using Two Independent DAG Units

Powerful Program Sequencer Provides Zero-Overhead

Looping and Conditional Instruction Execution

Enhanced Interrupt Controller Enables Programming of Interrupt Priorities and Nesting Modes

SYSTEM INTERFACE FEATURES

Host Port with DMA Capability for Glueless 8- or 16-Bit Host Interface

16-Bit External Memory Interface for up to 16M Words of Addressable Memory Space

Three Full-Duplex Multichannel Serial Ports, with

Support for H.100 and up to 128 TDM Channels with

A-Law and μ-Law Companding Optimized for Telecom

munications Systems

Two SPI-Compatible Ports with DMA Support

UART Port with DMA Support

16 General-Purpose I/O Pins with Integrated Interrupt Support

Three Programmable Interval Timers with PWM

Generation, PWM Capture/Pulsewidth Measurement,

and External Event Counter Capabilities

Up to 11 DMA Channels Can Be Active at Any Given Time for High I/O Throughput

On-Chip Boot ROM for Automatic Booting from External

8- or 16-Bit Host Device, SPI ROM, or UART with Autobaud Detection

Programmable PLL Supports 1x to 32x Input Frequency

Multiplication and Can Be Altered during Runtime

IEEE JTAG Standard 1149.1 Test Access Port Supports

On-Chip Emulation and System Debugging 2.5 V Internal Operation and 3.3 V I/O

144-Lead LQFP and 144-Ball Mini-BGA Packages

產(chǎn)品屬性

更多
  • 產(chǎn)品編號(hào):

    ADSP-2191MBCAZ-140

  • 制造商:

    Analog Devices Inc.

  • 類別:

    集成電路(IC) > DSP(數(shù)字信號(hào)處理器)

  • 系列:

    ADSP-21xx

  • 包裝:

    托盤

  • 類型:

    定點(diǎn)

  • 接口:

    主機(jī)接口,SPI,SSP,UART

  • 時(shí)鐘速率:

    140MHz

  • 非易失性存儲(chǔ)器:

    外部

  • 片載 RAM:

    160kB

  • 電壓 - I/O:

    3.00V,3.30V

  • 電壓 - 內(nèi)核:

    2.50V

  • 工作溫度:

    -40°C ~ 85°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    144-LFBGA

  • 供應(yīng)商器件封裝:

    144-迷你型BGA(10x10)

  • 描述:

    IC DSP CONTROLLER 16BIT 144MBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
AD
23+
原廠原包
19960
只做進(jìn)口原裝 終端工廠免費(fèi)送樣
詢價(jià)
ADI/亞德諾
22+
LQFP144
21281
原裝正品現(xiàn)貨
詢價(jià)
AD
24+
9000
5000
原裝現(xiàn)貨
詢價(jià)
AD
23+
QFP
8560
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣!
詢價(jià)
AD
23+
QFP
10500
全新原裝現(xiàn)貨,假一賠十
詢價(jià)
ADI/亞德諾
22+
SOP8
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
詢價(jià)
QFP144
21+
AD
12588
原裝正品,自己庫存 假一罰十
詢價(jià)
AD
10+
6000
絕對(duì)原裝自己現(xiàn)貨
詢價(jià)
AD
24+
BGA
1450
強(qiáng)勢(shì)庫存!絕對(duì)原裝公司現(xiàn)貨!
詢價(jià)
ADI
三年內(nèi)
1983
只做原裝正品
詢價(jià)