AM263PX中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書
AM263PX規(guī)格書詳情
1 Features
Processor Cores:
? Single, dual, and quad-core Arm? Cortex?-R5F
MCU with each core running up to 400 MHz
– 16KB I-cache with 64-bit ECC per CPU core
– 16KB D-cache with 32-bit ECC per CPU core
– 256KB Tightly-Coupled Memory (TCM) with 32-
bit ECC per CPU core cluster
– Lockstep or Dual-core capable clusters
? Trigonometric Math Unit (TMU) for accelerating
trigonometric functions
– Up to 4x, one per R5F MCU core
Memory Subsystem:
? 3MB of On-Chip RAM (OCSRAM)
– 6 Banks x 512KB
– ECC error protection
– Internal DMA engine support
– Remote L2 Cache for external memory,
software programmable up to 128KB per CPU
core
System on Chip (SoC) Services and Architecture:
? 1x EDMA to support data movement functions
? Device Boot supported from the following
interfaces:
– UART (Primary/Backup)
– QSPI NOR Flash (4S/1S) (Primary)
– OSPI NOR Flash (8S 50MHz SDR Mode0, 8S
25MHz DDR XSPI) (Primary)
? Interprocessor communication modules
– SPINLOCK module for synchronizing
processes running on multiple cores
– MAILBOX functionality implemented through
CTRLMMR registers
? Central Platform Time Sync (CPTS) support with
time-sync and compare-event interrupt routers
Flash Memory Interfaces:
? 1x Flash Subsystem with OptiFlash memory
technology and eXecute In Place (XIP) support
– 1x Octal Serial Peripheral Interface (OSPI), up
to 133MHz SDR and DDR
? 1x 4-bit Multi-Media Card/Secure Digital
(MMC/SD) interface
General Connectivity:
? 6x Universal Asynchronous RX-TX (UART)
? 8x Serial Peripheral Interface (SPI) controllers
? 5x Local Interconnect Network (LIN) ports
? 4x Inter-Integrated Circuit (I2C) ports
? 8x Modular Controller Area Network (MCAN)
modules with CAN-FD support
? 4x Fast Serial Interface Transmitters (FSITX)
? 4x Fast Serial Interface Receivers (FSIRX)
? Up to 140 General-Purpose I/O (GPIO) pins
Sensing & Actuation:
? Real-time Control Subsystem (CONTROLSS)
? Flexible Input/Output Crossbars (XBAR)
? 5x 12-bit Analog-to-Digital Converters (ADC)
– 6-input SAR ADC up to 4 MSPS
? 6x Single-ended channels OR
? 3x Differential channels
– Highly Configurable ADC Digital Logic
? XBAR Start of Conversion Triggers (SOC)
? User-defined Sample and Hold (S+H)
? Flexible Post-Processing Blocks (PPB)
? 1x Resolver with up to 2x resolver to digital
converters and dedicated ADCs
– 2x 12-bit ADCs can also be used for general
purpose
? 4-input SAR ADC up to 3MSPS
– 4x Single-ended channels OR
– 2x Differential channels
? 10x Analog Comparators with Type-A
programmable DAC reference (CMPSSA)
? 10x Analog Comparators with Type-B
programmable DAC reference (CMPSSB)
? 1x 12-bit Digital-to-Analog Converter (DAC)
? 32x Pulse Width Modulation (EPWM) modules
– Single or Dual PWM channels
– Advanced PWM Configurations
– Extended HRPWM time resolution
? 16x Enhanced Capture (ECAP) modules
? 3x Enhanced Quadrature Encoder Pulse (EQEP)
modules
? 2x 4-Ch Sigma-Delta Filter Modules (SDFM)
? Additional Signal-multiplex Crossbars (XBAR)
Industrial Connectivity:
? Programmable Real-Time Unit (PRU-SS) and
PRU-Industrial Communication Subsystem (PRUICSS)
– Dual core Programmable Realtime Unit
Subsystem (PRU0 / PRU1)
? Deterministic Hardware
? Dynamic Firmware
– 20-channel enhanced input (eGPI) per PRU
– 20-channel enhanced output (eGPO) per PRU
– Embedded Peripherals and Memory
? 1x UART, 1x ECAP
? 1x MDIO, 1x IEP,
? 1x 32KB Shared General Purpose RAM
? 2x 8KB Shared Data RAM
? 1x 16KB IRAM per PRU
? ScratchPad (SPAD), MAC/CRC
– Digital encoder and sigma-delta control loops
– The PRU-ICSS enables advanced industrial
protocols including:
? EtherCAT?, Ethernet/IP?,
? PROFINET?, IO-Link? for order
– Dedicated Interrupt Controller (INTC)
– Dynamic CONTROLSS XBAR Integration
High-Speed Interfaces:
? Integrated Ethernet switch supporting up to two
external ports
– RMII (10/100) or RGMII (10/100/1000)
– IEEE 1588 (2008 Annex D, Annex E, Annex F)
with 802.1AS PTP
– Clause 45 MDIO PHY management
– 512x ALE engine-based Packet Classifiers
– Priority flow control with up to 2KB packet size
– Four CPU hardware interrupt pacing
– IP/UDP/TCP checksum offload in hardware
Security:
? Hardware Security Module (HSM) with support for
Auto SHE 1.1/EVITA
? Secure boot support
– Device Take Over Protection
– Hardware-enforced root-of-trust
– Authenticated boot
– SW Anti-rollback protection
? Debug security
– Secure device debug only after proper
authentication
– Ability to disable device debug functionality
? Device ID and Key Management
– Support for OTP Memory (FUSEROM)
? Store root keys & other security fields
– Separate EFUSE controllers and FUSE ROMs
– Unique Public Device Identifiers (UIDs)
? Memory Protection Units (MPU)
– Dedicated Arm? MPU per Cortex?-R5F core
– System MPU - present at various interfaces in
the SoC (MPU or Firewall)
– 8-16 Programmable Regions
? Enable/Privilege ID
? Start/End Address
? Read/Write/Cachable
? Secure/Non-Secure
? Cryptographic Acceleration
– Cryptographic cores with DMA Support
– AES - 128/192/256-bit key sizes
– SHA2 - 256/384/512-bit support
– DRBG with pseudo and true random number
generator
– PKA (public key accelerator) to assist in
RSA/ECC processing
Functional Safety:
? Enables design of systems with functional safety
requirements
– Error Signaling Module (ESM) with designated
SAFETY_ERRORn pin
– ECC or parity on calculation-critical memories
– Built-In Self-Test (BIST) and fault-injection for
CPU and on-chip RAM
– Runtime internal diagnostic modules including
voltage, temperature, and clock monitoring,
windowed watchdog timers, CRC engines for
memory integrity checks
? Functional Safety-Compliant targeted [Industrial]
– Developed for functional safety applications
– Documentation to be made available to aid IEC
61508 functional safety system design
– Systematic capability up to SIL-3 targeted
– Hardware integrity up to SIL-3 targeted
– Safety-related certification
? IEC 61508 planned
? Functional Safety-Compliant targeted [Automotive]
– Developed for functional safety applications
– Documentation to be made available to aid ISO
26262 functional safety system design
– Systematic capability up to ASIL-D targeted
– Hardware integrity up to ASIL-D targeted
– Safety-related certification
? ISO 26262 planned
Technology / Package:
? AEC-Q100 qualified for automotive applications
? 45-nm technology
? ZCZ Package
– AM263x Compatible (ZCZ-C)
– AM263Px Resolver (Sensor) (ZCZ-S)
– AM263Px SIP Resolver (Sensor) (ZCZ-S)
– 324-pin NFBGA
– 15.0 mm x 15.0 mm
– 0.8 mm pitch
? Pin-to-Pin compatible option with AM263x
2 Applications
? Telematics
? Single & Multi Axis Servo Drives
? AC Inverter & VF Drives
? Solar Energy
? EV Charging
? Renewable Energy Storage
? Traction Inverters
? Onboard Chargers
? DC-DC Converters
? Battery Management Systems
? Combo Box Architectures
? IO Aggregators
? Domain Controllers
3 Description
The AM263Px Sitara? Arm? Microcontrollers are built to meet the complex real-time processing needs of
next generation industrial and automotive embedded products. The AM263Px MCU family consists of multiple
pin-to-pin compatible devices with up to four 400 MHz Arm? Cortex?-R5F cores. As an option, the Arm?
R5F subsystem can be programmed to run in lockstep or dual-core mode for a multiple functional safety
configurations. The industrial communications subsystem (PRU-ICSS) enables integrated industrial Ethernet
communication protocols such as PROFINET?, TSN, Ethernet/IP?, EtherCAT? (among many others), standard
Ethernet connectivity, and even custom I/O interfaces. The family is designed for the future of motor control and
digital power applications with advanced analog sensing and digital actuation modules.
The multiple R5F cores are arranged in cluster subsystems with 256KB of shared tightly coupled memory (TCM)
along with 3MB of shared SRAM, greatly reducing the need for external memory. Extensive ECC is included
for on-chip memories, peripherals, and interconnects for enhanced reliability. Granular firewalls managed by the
Hardware Security Manager (HSM) enable developers to implement stringent security-minded system design
requirements. Cryptographic acceleration and secure boot are also available on AM263Px devices.
TI provides a complete set of microcontroller software and development tools for the AM263Px family of
microcontrollers.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
2046+ |
9852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | |||
AMD |
2339+ |
CDIP |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢價(jià) | ||
TI(德州儀器) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) | ||
TI |
21+ |
SOP16 |
1755 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
TI(德州儀器) |
23+ |
NA/ |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
TI(德州儀器) |
23+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
TI |
2018+ |
SO-16 |
10000 |
TI一級(jí)代理進(jìn)口原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
NS |
22+ |
SOP |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
TI |
23+ |
SOIC16 |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售! |
詢價(jià) | ||
AMD |
23+ |
589610 |
新到現(xiàn)貨 原廠一手貨源 價(jià)格秒殺代理! |
詢價(jià) |