AS4C1024中文資料AUSTIN數(shù)據(jù)手冊PDF規(guī)格書
AS4C1024規(guī)格書詳情
FEATURES
Industry standard pinout and timing All Inputs, outputs and clocks are fully TTI. compatible Single +5V±10 power supply Low power, 5mW standby: 175mW active, typical ? Optional PACE MODE access cycle Refresh modes: RAS-ONLY, CAS-BEFORE-RAS, and HIDDEN ? 512-cycle refresh distributed across 8ms Specifications guaranteed over full military temperature range (-55°C to +125°C)
GENERAL DESCRIPTION
The AS4C1024 883C is a randomly accessed solid-state memory containing 1,048,576 bits organized in a xl-bit configuration. During READ or WRITE cycles, each bit is uniquely addressed through the 20 address bits, which are entered 10 bits (A0-A9) at a time. RAS is used to latch the first 10 bits and CAS the latter 10 bits. A READ or WRITE cycle is selected with the WE input. A logic HIGH on WE dictates READ mode while a logic LOW on WE dictates WRITE mode. During a WRITE cycle, data in (D) is latched by the falling edge of WE or CAS, whichever occurs last. If WE goes LOW prior to CAS going LOW, the output (Q) remains open (High-Z) until the next CAS cycle. If WE goes LOW after data reaches Q. Q is activated and retains the selected cell data as long as CAS remains LOW (regardless of WE or RAS). This late WE pulse results in a READ-WRITE cycle. PAGE MODE operations allow faster data operations (READ, WRITE or READ-MODIFY-WRITE) within a row address (A0-A9) defined page boundary. The PAGE MODE cycle is always initiated with a row address strobed-in by RAS followed by a column address strobed-in by CAS. CAS may be toggled-in by holding RASLOW and strobing- in different column addresses, thus executing faster memory cycles. Returning RAS HIGH terminates the PAGE MODE operation. Returning RAS and CAS HIGH terminates a memory cycle and decreases chip current to a reduced standby level. Also, the chip is preconditioned for the next cycle during the RAS HIGH time. Memory cell data is retained in its correct state by maintaining power and executing any RAS cycle (READ, WRITE, RAS-ONLY, CAS-BEFORE-RAS, or HID- DEN refresh) so that all 512 combinations of RAS addresses (A0-A8) are executed at least every 8ms, regardless of sequence.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Alliance Memory |
23+ |
FBGA84(10.5x13.5) |
6000 |
誠信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
ALLIANCE |
23+origianl |
DRAM |
15800 |
DDR2, 2G, 128M x 16, 1.8V, 400Mhz, 84ball FBGA, Co |
詢價(jià) | ||
Alliance Memory Inc |
23+/24+ |
84-TFBGA |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢價(jià) | ||
Alliance Memory |
23+ |
TFBGA54(8x8) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
Alliance Memory |
1921+ |
FBGA-84(10.5x13.5) |
3575 |
向鴻倉庫現(xiàn)貨,優(yōu)勢絕對(duì)的原裝! |
詢價(jià) | ||
Alliance |
21+ |
- |
12 |
全新原裝鄙視假貨15118075546 |
詢價(jià) | ||
Alliance Memory |
2021+ |
FBGA-84(10.5x13.5) |
499 |
詢價(jià) | |||
AllianceMemory |
24+ |
SMD |
768 |
動(dòng)態(tài)隨機(jī)存取存儲(chǔ)器2G1.8V400Mhz128Mx16DDR2 |
詢價(jià) | ||
Alliance |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
Alliance Memory Inc. |
22+ |
84FBGA (10.5x13.5) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) |