首頁>AV9172-07CS16>規(guī)格書詳情
AV9172-07CS16中文資料ICST數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
AV9172-07CS16 |
功能描述 | Low Skew Output Buffer |
文件大小 |
399.05 Kbytes |
頁面數(shù)量 |
8 頁 |
生產(chǎn)廠商 | Integrated Circuit Systems |
企業(yè)簡稱 |
ICST |
中文名稱 | Integrated Circuit Systems官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-3-4 20:00:00 |
人工找貨 | AV9172-07CS16價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
AV9172-07CS16規(guī)格書詳情
General Description
The AV9172 is designed to generate low skew clocks for clock distribution in high-performance PCs and workstations. It uses phase-locked loop technology to align the phase and frequency of the output clocks with an input reference clock. Because the input to output skew is guaranteed to ±500ps, the part acts as a “zero delay” buffer.
Features
? AV9172-07 input is 66 MHz with 66 and 33 MHz output buffers
? AV9172-01 is pin compatible with Gazelle GA1210E
? ±250ps skew (max) between outputs
? ±500ps skew (max) between input and outputs
? Input frequency range from 10 MHz to 50 MHz (-01, -03) and from 20 MHz to 100 MHz (-07)
? Output frequency range from 10 MHz to 100 MHz (-01, -03, -07)
? Special mode for two-phase clock generation
? Inputs and outputs are fully TTL-compatible
? CMOS process results in low power supply current
? High drive, 25mA outputs
? Low cost
? 16-pin SOIC (150-mil) or 16-pin PDIP package
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ICS |
22+ |
SOP-8 |
100000 |
代理渠道/只做原裝/可含稅 |
詢價 | ||
ICS |
97+ |
SOP-16 |
580 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
N/A |
9339 |
16 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
ICS |
24+ |
SOP-16 |
20000 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價 | ||
ICS |
22+ |
SOP-16 |
9800 |
只做原裝正品假一賠十!正規(guī)渠道訂貨! |
詢價 | ||
22+23+ |
SOP |
36398 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價 | |||
INTEGRATEDCI |
23+ |
65600 |
詢價 | ||||
ICS |
22+ |
SOP |
8000 |
原裝正品支持實(shí)單 |
詢價 | ||
ICS |
23+ |
SOP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
AV9172-07CS16 |
2424 |
2424 |
詢價 |