CD4014BMS中文資料Intersil數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
CD4014BMS |
功能描述 | CMOS 8-Stage Static Shift Registers |
文件大小 |
93.64 Kbytes |
頁(yè)面數(shù)量 |
9 頁(yè) |
生產(chǎn)廠商 | Intersil Corporation |
企業(yè)簡(jiǎn)稱 |
Intersil |
中文名稱 | Intersil Corporation官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-12 19:29:00 |
人工找貨 | CD4014BMS價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
CD4014BMS規(guī)格書詳情
Description
CD4014BMS -Synchronous Parallel or Serial Input/Serial Output
CD4021BMS -Asynchronous Parallel Input or Synchronous
Serial Input/Serial Output
CD4014BMS and CD4021BMS series types are 8-stage parallel- or serial-input/serial output registers having common CLOCK
and PARALLEL/SERIAL CONTROL inputs, a single SERIAL
data input, and individual parallel “JAM” inputs to each register
stage. Each register stage is a D-type, master-slave flip-flop. In
addition to an output from stage 8, “Q” outputs are also available
from stages 6 and 7. Parallel as well as serial entry is made into
the register synchronously with the positive clock line transition in
the CD4014BMS. In the CD4021BMS serial entry is synchronous with the clock but parallel entry is asynchronous. In both
types, entry is controlled by the PARALLEL/SERIAL CONTROL
input. When the PARALLEL/SERIAL CONTROL input is low,
data is serially shifted into the 8-stage register synchronously
with the positive transition of the clock line. When the PARALLEL/
SERIAL CONTROL input is high, data is jammed into the 8-
stage register via the parallel input lines and synchronous with
the positive transition of the clock line. In the CD4021BMS, the
CLOCK input of the internal stage is “forced” when asynchronous parallel entry is made. Register expansion using multiple
packages is permitted.
The CD4014BMS and CD4021BMS are supplied in these 16
lead outline packages:
Braze Seal DIP H4T
Frit Seal DIP H1F
Ceramic Flatpack H6W
Features
? High Voltage Types (20V Rating)
? Medium Speed Operation 12MHz (Typ.) Clock Rate at
VDD-VSS = 10V
? Fully Static Operation
? 8 Master-Slave Flip-Flops Plus Output Buffering and
Control Gating
? 100 Tested for Quiescent Current at 20V
? Maximum Input Current of 1μA at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC
? Noise Margin (Full Package Temperature Range)
? 1V at VDD = 5V
? 2V at VDD = 10V
? 2.5V at VDD = 15V
? Standardized Symmetrical Output Characteristics
? 5V, 10V and 15V Parametric Ratings
? Meets All Requirements of JEDEC Tentative Standard
No. 13B, “Standard Specifications for Description of
`B' Series CMOS Devices
Applications:
? Parallel Input/Serial Output Data Queueing
? Parallel to Serial Data Conversion
? General Purpose Register
產(chǎn)品屬性
- 型號(hào):
CD4014BMS
- 制造商:
INTERSIL
- 制造商全稱:
Intersil Corporation
- 功能描述:
CMOS 8-Stage Static Shift Registers
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
23+ |
SOIC-16 |
9990 |
只有原裝 |
詢價(jià) | ||
NS/國(guó)半 |
22+ |
CFOP |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
Roches |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
TI(德州儀器) |
23+ |
SOP16 |
1652 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對(duì)接 |
詢價(jià) | ||
Texas Instruments |
23+ |
16-SOIC |
3800 |
特惠實(shí)單價(jià)格秒出原裝正品假一罰萬(wàn) |
詢價(jià) | ||
TI(德州儀器) |
23+ |
SOP16 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
TI/德州儀器 |
23+ |
SOIC-16 |
2000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
TI |
23+ |
16SOIC |
9000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
TexasInstruments |
18+ |
ICSTATICSHFTREG8STG16-SO |
6580 |
公司原裝現(xiàn)貨/歡迎來(lái)電咨詢! |
詢價(jià) | ||
TI |
22+ |
16SOIC |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) |