CD4029BMS中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
CD4029BMS規(guī)格書詳情
Features
? High-Voltage Type (20V Rating)
? Medium Speed Operation: 8MHz (Typ.) at CL = 50pF
and VDD - VSS = 10V
? Multi-Package Parallel Clocking for Synchronous High
Speed Output Response or Ripple Clocking for Slow
Clock Input Rise and Fall Times
? “Preset Enable” and Individual “Jam” Inputs Provided
? Binary or Decade Up/Down Counting
? BCD Outputs in Decade Mode
? 100 Tested for Maximum Quiescent Current at 20V
? 5V, 10V and 15V Parametric Ratings
? Standardized Symmetrical Output Characteristics
? Maximum Input Current of 1?A at 18V Over Full Package-Temperature Range; 100nA at 18V and +25oC
? Noise Margin (Over Full Package Temperature Range):
- 1V at VDD = 5V
- 2V at VDD = 10V
- 2.5V at VDD = 15V
? Meets All Requirements of JEDEC Tentative Standards
No. 13B, “Standard Specifications for Description of
“B” Series CMOS Device’s
Description
CD4029BMS consists of a four-stage binary or BCD-decade up/
down counter with provisions for look-ahead carry in both counting modes. The inputs consist of a single CLOCK, CARRY-IN
(CLOCK ENABLE), BINARY/DECADE, UP/DOWN, PRESET
ENABLE, and four individual JAM signals. Q1, Q2, Q3, Q4 and a
CARRY OUT signal are provided as outputs.
A high PRESET ENABLE signal allows information on the JAM
INPUTS to preset the counter to any state asynchronously with
the clock. A low on each JAM line, when the PRESET-ENABLE
signal is high, resets the counter to its zero count. The counter is
advanced one count at the positive transition of the clock when
the CARRY-IN and PRE-SET ENABLE signals are low.
Advancement is inhibited when the CARRY-IN or PRESET
ENABLE signals are high. The CARRY-OUT signal is normally
high and goes low when the counter reaches its maximum count
in the UP mode or the minimum count in the DOWN mode provided the CARRY-IN signal is low. The CARRY-IN signal in the
low state can thus be considered a CLOCK ENABLE. The
CARRY-IN terminal must be connected to VSS when not in use.
Binary counting is accomplished when the BINARY/DECADE
input is high; the counter counts in the decade mode when the
BINARY/DECADE input is low. The counter counts up when the
UP/DOWN input is high, and down when the UP/DOWN input is
low. Multiple packages can be connected in either a parallelclocking or a ripple-clocking arrangement as shown in Figure 17.
Parallel clocking provides synchronous control and hence faster
response from all counting outputs. Ripple-clocking allows for
longer clock input rise and fall times.
The CD4029BMS is supplied in these 16-lead outline packages:
Braze Seal DIP H4X
Frit Seal DIP H1F
Ceramic Flatpack H6W
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
23+ |
6000 |
誠信服務(wù),絕對原裝原盤 |
詢價 | |||
TI |
24+ |
- |
17112 |
專注TI原裝正品代理分銷,認準水星電子 |
詢價 | ||
TI/德州儀器 |
23+ |
NA |
25630 |
原裝正品 |
詢價 | ||
TI/德州儀器 |
21+ |
NA |
12820 |
只做原裝,質(zhì)量保證 |
詢價 | ||
TI |
21+ |
16SOIC |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
TI(德州儀器) |
22+ |
SO-16 |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價 | ||
TI/德州儀器 |
22+ |
NA |
99181 |
鄭重承諾只做原裝進口貨 |
詢價 | ||
TI/德州儀器 |
23+ |
SOP-16 |
2000 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TI/德州儀器 |
22+ |
SOP-16 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 | ||
TI/德州儀器 |
20+ |
SOP-16 |
5000 |
原廠原裝訂貨誠易通正品現(xiàn)貨會員認證企業(yè) |
詢價 |