首頁>CD4514BMS>規(guī)格書詳情

CD4514BMS中文資料Intersil數(shù)據(jù)手冊PDF規(guī)格書

CD4514BMS
廠商型號

CD4514BMS

功能描述

CMOS 4-Bit Latch/4-to-16 Line Decoders

文件大小

92.13 Kbytes

頁面數(shù)量

9

生產(chǎn)廠商 Intersil Corporation
企業(yè)簡稱

Intersil

中文名稱

Intersil Corporation官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-5-4 16:08:00

人工找貨

CD4514BMS價格和庫存,歡迎聯(lián)系客服免費人工找貨

CD4514BMS規(guī)格書詳情

Description

CD4514BMS and CD4515BMS consist of a 4-bit strobed latch and a 4-to-16-line decoder. The latches hold the last input data presented prior to the strobe transition from 1 to 0. Inhibit control allows all outputs to be placed at 0(CD4514BMS) or 1(CD4515BMS) regardless of the state of the data or strobe inputs.

The decode truth table indicates all combinations of data inputs and appropriate selected outputs.

These devices are similar to industry types MC14514 and MC14515.

Features

? High-Voltage Types (20-Volt Rating)

? CD4514BMS Output “High” on Select

? CD4515BMS Output “Low” on Select

? Strobed Input Latch

? Inhibit Control

? 100 Tested for Quiescent Current at 20V

? Maximum Input Current of 1μA at 18V Over Full Pack age Temperature Range; 100nA at 18V and 25oC

? Noise Margin (Full Package-Temperature Range):

- 1V at VDD = 5V

- 2V at VDD = 10V

- 2.5V at VDD = 15V

? 5V, 10V, and 15V Parametric Ratings

? Standardized, Symmetrical Output Characteristics

? Meets all Requirements of JEDEC Tentative Standard No. 13B, Standard Specifications for Description of

‘B’ Series CMOS Devices

Applications

? Digital Multiplexing

? Address Decoding

? Hexadecimal/BCD Decoding

? Program-counter Decoding

? Control Decoder

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI/德州儀器
22+
DIP
9000
原裝正品
詢價
ST
23+
SOPDIP
16900
正規(guī)渠道,只有原裝!
詢價
NS
23+
DIP
9823
詢價
FAIRCILD
22+
DIP-24
8000
原裝正品支持實單
詢價
TI
23+
DIP24
7000
詢價
TI
23+
SOP-24
7300
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價
24+
64
詢價
NSC
16+
DIP
1200
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
NSC
21+
DIP
1200
原裝現(xiàn)貨假一賠十
詢價
NSC
2023+
DIP
8800
正品渠道現(xiàn)貨 終端可提供BOM表配單。
詢價