CN-0121中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書
CN-0121規(guī)格書詳情
CIRCUIT DESCRIPTION
The circuit in Figure 1 was constructed by connecting the respective evaluation boards for the individual products. Connections were made with matched cable lengths. The first of three basic requirements to synchronize multiple AD9910’s is to provide a co-incident reference clock (REF CLK).
The setup uses the AD9520 as the REF CLK source for each AD9910 DDS. The AD9520 runs off an external crystal and the internal PLL. The AD9520 distributes phase aligned 1 GHz REF CLKs (PECL outputs) to all four AD9910 evaluation boards. It also provides a CMOS output clock to the Tektronix DG2020A data pattern generator for the IO_UPDATE.
CIRCUIT FUNCTION AND BENEFITS
Synchronization of multiple DDS devices allows precise digital tuning control of the phase and amplitude across multiple frequency carriers. This type of control is useful in radar applications and quadrature (I/Q) upconversion for side-band suppression.
The circuit in Figure 1 demonstrates how to synchronize four AD9910 1 GSPS, DDS chips using the AD9520 clock generator and the ADCLK846 clock fanout buffer. The result is precise phase alignment between the clock and output signals of four AD9910 devices.
產(chǎn)品屬性
- 型號(hào):
CN-0121
- 制造商:
AD
- 制造商全稱:
Analog Devices
- 功能描述:
Synchronizing Multiple AD9910 1 GSPS Direct Digital Synthesizers