首頁>CY2308SI-5H>規(guī)格書詳情
CY2308SI-5H中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
CY2308SI-5H規(guī)格書詳情
Functional Description
The CY2308 is a 3.3V Zero Delay Buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications.
The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven into the FBK pin and obtained from one of the outputs. The input-to-output skew is less than 350 ps and output-to-output skew is less than 200 ps.
Features
■ Zero input-output propagation delay, adjustable by capacitive load on FBK input
■ Multiple configurations, see “Available CY2308 Configurations” on page 3
■ Multiple low skew outputs
■ Two banks of four outputs, three-stateable by two select inputs
■ 10 MHz to 133 MHz operating range
■ 75 ps typical cycle-to-cycle jitter (15 pF, 66 MHz)
■ Space saving 16-pin 150 mil SOIC package or 16-pin TSSOP
■ 3.3V operation
■ Industrial Temperature available
產(chǎn)品屬性
- 型號:
CY2308SI-5H
- 制造商:
Cypress Semiconductor
- 功能描述:
Zero Delay PLL Clock Driver Single 10MHz to 133MHz 16-Pin SOIC
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS |
23+ |
SOP |
28000 |
原裝正品 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
NA/ |
3603 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
CYPRESS |
22+ |
SOP |
8000 |
原裝正品支持實單 |
詢價 | ||
CY |
23+ |
SOP |
3000 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
CY |
24+ |
SOP16L |
56 |
詢價 | |||
CYPRESS/賽普拉斯 |
22+ |
SOP |
5623 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
Cypress |
Cypress專業(yè)分銷 |
40 |
Cypress一級分銷,原裝原盒原包裝! |
詢價 | |||
CYPRESS |
17+ |
SOP16 |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 | ||
CYPREES |
2018+ |
SOP16 |
6000 |
全新原裝正品現(xiàn)貨,假一賠佰 |
詢價 | ||
CYPRESS |
23+ |
N/A |
3198 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 |