首頁(yè)>CY2308ZXC-5H>規(guī)格書(shū)詳情
CY2308ZXC-5H中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
CY2308ZXC-5H規(guī)格書(shū)詳情
Functional Description
The CY2308 is a 3.3V Zero Delay Buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications.
The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven into the FBK pin and obtained from one of the outputs. The input-to-output skew is less than 350 ps and output-to-output skew is less than 200 ps.
Features
■ Zero input-output propagation delay, adjustable by capacitive load on FBK input
■ Multiple configurations, see “Available CY2308 Configurations” on page 3
■ Multiple low skew outputs
■ Two banks of four outputs, three-stateable by two select inputs
■ 10 MHz to 133 MHz operating range
■ 75 ps typical cycle-to-cycle jitter (15 pF, 66 MHz)
■ Space saving 16-pin 150 mil SOIC package or 16-pin TSSOP
■ 3.3V operation
■ Industrial Temperature available
產(chǎn)品屬性
- 型號(hào):
CY2308ZXC-5H
- 制造商:
CYPRESS
- 制造商全稱(chēng):
Cypress Semiconductor
- 功能描述:
3.3V Zero Delay Buffer
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2020+ |
TSSOP16 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
Cypress |
0649+ |
TSSOP |
450 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
CYPREESS |
22+ |
TSSOP |
2450 |
公司只做原裝!現(xiàn)貨供應(yīng)! |
詢價(jià) | ||
Cypress |
2016+ |
TSSOP16 |
6523 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) | ||
SPANSION(飛索) |
2021+ |
TSSOP-16 |
499 |
詢價(jià) | |||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
22+ |
TSSOP |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
Cypress(賽普拉斯) |
23+ |
NA |
20094 |
正納10年以上分銷(xiāo)經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) | ||
CYPRESS |
22+ |
TSSOP16 |
10000 |
原裝正品優(yōu)勢(shì)現(xiàn)貨供應(yīng) |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
2022 |
SOP |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價(jià) |