首頁>CY23S08ZC-1H>規(guī)格書詳情
CY23S08ZC-1H中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
CY23S08ZC-1H規(guī)格書詳情
Functional Description
The CY23S08 is a 3.3V zero delay buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications.
The part has an on-chip PLL which locks to an input clock presented on the REF pin. The PLL feedback must be driven into the FBK pin, and obtained from one of the outputs. The input-to-output propagation delay is less than 350 ps, and output-to-output skew is less than 250 ps.
Features
■ Zero input output propagation delay, adjustable by capacitive load on FBK input
■ Multiple configurations (see Table 3 on page 3)
■ Multiple low-skew outputs
? 45 ps typical output-output skew (–1)
? Two banks of four outputs, three-stateable by two select inputs
■ 10 MHz to 140 MHz operating range
■ 65 ps typical cycle-cycle jitter (–1, –1H)
■ Advanced 0.65μ CMOS technology
■ Space saving 16-pin, 150-mil SOIC/TSSOP packages
■ 3.3V operation
■ Spread Aware
產(chǎn)品屬性
- 型號:
CY23S08ZC-1H
- 制造商:
Cypress Semiconductor
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CY |
0501+ |
SOP16 |
100 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
CYPRESS |
2016+ |
SOP16 |
3245 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
CYPRESS/賽普拉斯 |
22+ |
TSSOP16 |
50000 |
只做原裝正品,假一罰十,歡迎咨詢 |
詢價 | ||
CYPRESS/賽普拉斯 |
22+ |
TSSOP16 |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
TSSOP-16 |
10000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價 | ||
Cypress |
21+ |
16TSSOP |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
CYPRESS |
TSSOP16 |
68900 |
原包原標(biāo)簽100%進口原裝常備現(xiàn)貨! |
詢價 | |||
CYPRESS |
24+ |
TSSOP-16 |
4028 |
優(yōu)勢現(xiàn)貨 |
詢價 | ||
CY |
24+ |
SOP14 |
23 |
詢價 |