首頁(yè)>CY7C1311CV18-278BZXI>規(guī)格書詳情
CY7C1311CV18-278BZXI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- CY7C1311CV18-278BZXC
- CY7C1311CV18-278BZI
- CY7C1311CV18-278BZC
- CY7C1311CV18-250BZXI
- CY7C1311CV18-250BZXC
- CY7C1311CV18-250BZI
- CY7C1311CV18-250BZC
- CY7C1311CV18-250BZC
- CY7C1311CV18-200BZXI
- CY7C1311CV18-200BZXC
- CY7C1311CV18-200BZI
- CY7C1311CV18-200BZC
- CY7C1311CV18-200BZC
- CY7C1311CV18-167BZXI
- CY7C1311CV18-167BZXC
- CY7C1311CV18-167BZI
- CY7C1311CV18-167BZC
- CY7C1311CV18
CY7C1311CV18-278BZXI規(guī)格書詳情
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Single multiplexed address input bus latches address inputs
for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR?-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
■ Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
CYPRESSS |
2016+ |
BGA |
6523 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) | ||
原裝CYPRESS |
21+ |
BGA |
164 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
Cypress |
23+ |
165-FBGA(13x15) |
71890 |
專業(yè)分銷產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢價(jià) | ||
SPANSION(飛索) |
1921+ |
FBGA-165(13x15) |
3575 |
向鴻倉(cāng)庫(kù)現(xiàn)貨,優(yōu)勢(shì)絕對(duì)的原裝! |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
22+ |
BGA |
50000 |
只做原裝正品,假一罰十,歡迎咨詢 |
詢價(jià) | ||
CYPRESS |
BGA |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
CypressSemiconductorCorp |
2022 |
ICSRAM18MBIT300MHZ165FPB |
5058 |
原廠原裝正品,價(jià)格超越代理 |
詢價(jià) |