首頁>CY7C1312KV18>規(guī)格書詳情
CY7C1312KV18集成電路(IC)的存儲器規(guī)格書PDF中文資料
廠商型號 |
CY7C1312KV18 |
參數(shù)屬性 | CY7C1312KV18 封裝/外殼為165-LBGA;包裝為卷帶(TR);類別為集成電路(IC)的存儲器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA |
功能描述 | 18-Mbit QDR? II SRAM Two-Word Burst Architecture |
文件大小 |
1.35322 Mbytes |
頁面數(shù)量 |
32 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-1-4 17:10:00 |
相關(guān)芯片規(guī)格書
更多- CY7C1312CV18
- CY7C1312CV18-250BZXC
- CY7C1312CV18-200BZC
- CY7C1312CV18-200BZI
- CY7C1312CV18-200BZXI
- CY7C1312CV18-167BZXI
- CY7C1312CV18-250BZC
- CY7C1312CV18-250BZXI
- CY7C1312CV18-167BZC
- CY7C1312BV18-250BZXC
- CY7C1312CV18-250BZI
- CY7C1312BV18-250BZXI
- CY7C1312CV18-167BZXC
- CY7C1312CV18-167BZI
- CY7C1312CV18-200BZXC
- CY7C1312JV18
- CY7C1312JV18-250BZC
- CY7C1312JV18-250BZI
CY7C1312KV18規(guī)格書詳情
Functional Description
The CY7C1312KV18, CY7C1314KV18, and CY7C1910KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to ‘turnaround’ the data bus that exists with common I/O devices.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 333 MHz clock for high bandwidth
■ Two-word burst on all accesses
■ Double-data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR? II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I device with one cycle read latency when DOFF is asserted LOW
■ Available in ×8, ×9, ×18, and ×36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD
? Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ PLL for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號:
CY7C1312KV18-250BZCT
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲器
- 包裝:
卷帶(TR)
- 存儲器類型:
易失
- 存儲器格式:
SRAM
- 技術(shù):
SRAM - 同步,QDR II
- 存儲容量:
18Mb(1M x 18)
- 存儲器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(13x15)
- 描述:
IC SRAM 18MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
23+ |
BGA165 |
15 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
CYPRESS |
22+23+ |
165FBGA |
24662 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
BGA |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
Cypress(賽普拉斯) |
21+ |
BGA |
30000 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
Cypress |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
Cypress |
21+ |
165FBGA (13x15) |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
cypress |
2012 |
5 |
公司優(yōu)勢庫存 熱賣中! |
詢價(jià) | |||
Cypress |
165-FBGA |
2500 |
Cypress一級分銷,原裝原盒原包裝! |
詢價(jià) | |||
SPANSION(飛索) |
2021+ |
FBGA-165(13x15) |
499 |
詢價(jià) |