首頁>CY7C1313CV18-167BZI>規(guī)格書詳情
CY7C1313CV18-167BZI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- CY7C1313BV18-200BZC
- CY7C1313BV18-250BZC
- CY7C1313BV18-167BZXC
- CY7C1313BV18-200BZC
- CY7C1313BV18-300BZI
- CY7C1313CV18
- CY7C1313CV18-167BZC
- CY7C1313BV18-200BZI
- CY7C1313BV18-250BZXC
- CY7C1313BV18-250BZXI
- CY7C1313BV18-200BZXI
- CY7C1313BV18-250BZC
- CY7C1313BV18-278BZC
- CY7C1313BV18-278BZI
- CY7C1313BV18-300BZXC
- CY7C1313BV18-278BZXI
- CY7C1313BV18-300BZC
- CY7C1313BV18-167BZXI
CY7C1313CV18-167BZI規(guī)格書詳情
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Single multiplexed address input bus latches address inputs
for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR?-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
■ Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
CYPRESS |
23+ |
BGA |
3000 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價(jià) | ||
CY |
24+ |
412 |
詢價(jià) | ||||
cypress |
08+07 |
10 |
公司優(yōu)勢庫存 熱賣中! |
詢價(jià) | |||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢價(jià) | ||
CYPRESS |
18+ |
BGA |
85600 |
保證進(jìn)口原裝可開17%增值稅發(fā)票 |
詢價(jià) | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
23+ |
// |
37330 |
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢 |
詢價(jià) | ||
Cypress Semiconductor Corp |
21+ |
256-BGA |
5280 |
進(jìn)口原裝!長期供應(yīng)!絕對優(yōu)勢價(jià)格(誠信經(jīng)營 |
詢價(jià) |