首頁(yè)>CY7C1313JV18-250BZC>規(guī)格書(shū)詳情

CY7C1313JV18-250BZC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

CY7C1313JV18-250BZC
廠商型號(hào)

CY7C1313JV18-250BZC

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

文件大小

689.64 Kbytes

頁(yè)面數(shù)量

27 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-7 23:00:00

CY7C1313JV18-250BZC規(guī)格書(shū)詳情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

Features

■ Separate Independent Read and Write Data Ports

? Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS(賽普拉斯)
23+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CYPRESS/賽普拉斯
23+
NA/
3507
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開(kāi)票
詢價(jià)
CYPRESS/賽普拉斯
2022+
BGA
57550
詢價(jià)
CYPRESS
2016+
FBGA165
3526
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)!
詢價(jià)
CYPRESS
ROHS+Original
NA
1221
專業(yè)電子元器件供應(yīng)鏈/QQ 350053121 /正納電子
詢價(jià)
Cypress
22+
165FBGA (13x15)
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
原裝CYPRESS
23+
BGA
28000
原裝正品
詢價(jià)
Infineon Technologies
23+/24+
165-LBGA
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢價(jià)
CYPRESS
22+
FBGA
10000
原裝正品優(yōu)勢(shì)現(xiàn)貨供應(yīng)
詢價(jià)
CYPRESS
22+
BGA
8000
原裝正品支持實(shí)單
詢價(jià)