首頁>CY7C1314V18>規(guī)格書詳情
CY7C1314V18中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
CY7C1314V18 |
功能描述 | Errata Document for CY7C1312V18 & CY7C1314V18 |
文件大小 |
47.58 Kbytes |
頁面數(shù)量 |
5 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-5-22 19:13:00 |
人工找貨 | CY7C1314V18價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- CY7C1314CV18-200BZC
- CY7C1314CV18-167BZC
- CY7C1314CV18-250BZXI
- CY7C1314CV18-200BZXI
- CY7C1314CV18-167BZXI
- CY7C1314CV18-167BZI
- CY7C1314CV18-250BZXC
- CY7C1314CV18-200BZXC
- CY7C1314CV18-250BZC
- CY7C1314CV18-167BZXC
- CY7C1314CV18-200BZI
- CY7C1314JV18-250BZXC
- CY7C1314JV18-250BZI
- CY7C1314JV18-250BZC
- CY7C1314JV18-250BZXI
- CY7C1314JV18
- CY7C1314KV18-300BZXC
- CY7C1314KV18-250BZXC
CY7C1314V18規(guī)格書詳情
Functional Description
The CY7C1310V18/CY7C1312V18/CY7C1314V18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDRTM-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data Inputs to support Write operations.
Features
? Separate Independent Read and Write Data Ports
— Supports concurrent transactions
? 167-MHz Clock for High Bandwidth
? Two-word Burst on all accesses
? Double Data Rate (DDR) interfaces on both Read & Write Ports (data transferred at 333 MHz) @ 167MHz
? Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
? Two output clocks (C and C) accounts for clock skew and flight time mismatches
? Echo clocks (CQ and CQ) simplify data capture in high speed systems
? Single multiplexed address input bus latches address inputs for both Read and Write ports
? Separate Port Selects for depth expansion
? Synchronous internally self-timed writes
? Available in x8, x18, and x36 configurations
? 1.8V core power supply with HSTL Inputs and Outputs
? 13x15 mm 1.0-mm pitch FBGA package, 165 ball (11x15 matrix)
? Variable drive HSTL output buffers
? Extended HSTL output voltage (1.4V–VDD)
? JTAG Interface
? On-chip Delay Lock Loop (DLL)
產(chǎn)品屬性
- 型號:
CY7C1314V18
- 制造商:
Cypress Semiconductor
- 功能描述:
SRAM SYNC DUAL 1.8V 18MBIT 512KX36 0.4NS 165FBGA - Bulk
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CY |
PLCC52 |
94+ |
9 |
全新原裝進(jìn)口自己庫存優(yōu)勢 |
詢價 | ||
CYPRESS |
24+/25+ |
18 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
CYPRESS |
2016+ |
PLCC52 |
6523 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價 | ||
CY |
24+ |
PLCC52 |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強(qiáng)勢庫存! |
詢價 | ||
Cypress(賽普拉斯) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價 | ||
CYPRESS |
2016+ |
PLCC52 |
8880 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
CYPRESS |
2138+ |
BGA |
8960 |
專營BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價 | ||
CYPRESS |
23+ |
PLCC52 |
9526 |
詢價 | |||
CYPRESS |
24+ |
PLCC |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價 | ||
24+ |
PLCC |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 |