首頁>CY7C1315JV18-300BZXC>規(guī)格書詳情
CY7C1315JV18-300BZXC集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料
廠商型號 |
CY7C1315JV18-300BZXC |
參數(shù)屬性 | CY7C1315JV18-300BZXC 封裝/外殼為165-LBGA;包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA |
功能描述 | 18-Mbit QDR II SRAM 4-Word Burst Architecture |
封裝外殼 | 165-LBGA |
文件大小 |
689.64 Kbytes |
頁面數(shù)量 |
27 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-1-7 22:23:00 |
相關(guān)芯片規(guī)格書
更多- CY7C1315CV18-300BZXC
- CY7C1315CV18-278BZC
- CY7C1315CV18-250BZXC
- CY7C1315CV18-300BZI
- CY7C1315CV18-250BZI
- CY7C1315CV18-250BZXI
- CY7C1315CV18-300BZC
- CY7C1315CV18-278BZXC
- CY7C1315CV18-200BZXC
- CY7C1315CV18-200BZXI
- CY7C1315CV18-300BZXI
- CY7C1315CV18-278BZI
- CY7C1315CV18-250BZC
- CY7C1315CV18-200BZC
- CY7C1315JV18-250BZXI
- CY7C1315JV18-300BZI
- CY7C1315JV18-250BZI
- CY7C1315JV18-300BZC
CY7C1315JV18-300BZXC規(guī)格書詳情
Functional Description
The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.
Features
■ Separate Independent Read and Write Data Ports
? Supports concurrent transactions
■ 300 MHz Clock for High Bandwidth
■ 4-word Burst for reducing Address Bus Frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz
■ Two Input Clocks (K and K) for Precise DDR Timing
? SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous Internally Self-timed Writes
■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled
■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode
■ Available in x8, x9, x18, and x36 configurations
■ Full Data Coherency, providing most current Data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Delay Lock Loop (DLL) for Accurate Data Placement
產(chǎn)品屬性
- 產(chǎn)品編號:
CY7C1315JV18-300BZXC
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲(chǔ)器
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 存儲(chǔ)器類型:
易失
- 存儲(chǔ)器格式:
SRAM
- 技術(shù):
SRAM - 同步,QDR II
- 存儲(chǔ)容量:
18Mb(512K x 36)
- 存儲(chǔ)器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(13x15)
- 描述:
IC SRAM 18MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
1219 |
BGA |
20 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
CYPRES |
23+ |
NA/ |
54 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
CYPRES |
BGA |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)! |
詢價(jià) | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢價(jià) | ||
CYPRESS |
23+ |
BGA |
28000 |
原裝正品 |
詢價(jià) | ||
Cypress(賽普拉斯) |
23+ |
標(biāo)準(zhǔn)封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
Cypress |
23+ |
165-FBGA(13x15) |
36430 |
專業(yè)分銷產(chǎn)品!原裝正品!價(jià)格優(yōu)勢! |
詢價(jià) | ||
CYPRESS |
21+ |
BGA |
80 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
Cypress |
21+ |
165FBGA (13x15) |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) |