首頁>CY7C1315KV18-250BZXC>規(guī)格書詳情

CY7C1315KV18-250BZXC集成電路(IC)的存儲器規(guī)格書PDF中文資料

CY7C1315KV18-250BZXC
廠商型號

CY7C1315KV18-250BZXC

參數(shù)屬性

CY7C1315KV18-250BZXC 封裝/外殼為165-LBGA;包裝為管件;類別為集成電路(IC)的存儲器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA

功能描述

18-Mbit QDR? II SRAM Four-Word Burst Architecture

文件大小

1.22429 Mbytes

頁面數(shù)量

33

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-3 16:41:00

CY7C1315KV18-250BZXC規(guī)格書詳情

Functional Description

The CY7C1311KV18, CY7C1911KV18, CY7C1313KV18, and CY7C1315KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to ‘turnaround’ the data bus that exists with common I/O devices.

Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 333-MHz clock for high bandwidth

■ Four-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high speed systems

■ Single multiplexed address input bus latches address inputs for read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR? II operates with 1.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 8, × 9, × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD

? Supports both 1.5 V and 1.8 V I/O supply

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ PLL for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號:

    CY7C1315KV18-250BZXC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲器

  • 包裝:

    管件

  • 存儲器類型:

    易失

  • 存儲器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲容量:

    18Mb(512K x 36)

  • 存儲器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 18MBIT PARALLEL 165FBGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS/賽普拉斯
22+
165FBGA
20000
原裝現(xiàn)貨,實單支持
詢價
CYPRESS
24+
BGA160
23000
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價
CYPRESS
23+
BGA165
30000
代理全新原裝現(xiàn)貨,價格優(yōu)勢
詢價
Cypress
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
Cypress(賽普拉斯)
23+
標(biāo)準(zhǔn)封裝
6000
正規(guī)渠道,只有原裝!
詢價
CYPRESS/賽普拉斯
2022
165FBGA
80000
原裝現(xiàn)貨,OEM渠道,歡迎咨詢
詢價
CYPRESS/賽普拉斯
2023+
FBGA-165
1360
十五年行業(yè)誠信經(jīng)營,專注全新正品
詢價
CYPRESS/賽普拉斯
23+
165FBGA
90000
只做原裝 !全系列供應(yīng)可長期供貨穩(wěn)定價格優(yōu)勢!
詢價
Infineon Technologies
23+
165-LBGA
3800
原裝正品 正規(guī)報關(guān) 可開增值稅票
詢價
CYPRESS
2016+
FBGA165
3526
假一罰十進口原裝現(xiàn)貨原盤原標(biāo)!
詢價