首頁>CY7C1316BV18-250BZC>規(guī)格書詳情
CY7C1316BV18-250BZC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- CY7C1316AV18-167BZC
- CY7C1316AV18
- CY7C1316AV18-250BZC
- CY7C1316BV18-200BZC
- CY7C1316BV18
- CY7C1316AV18-200BZC
- CY7C1316BV18-167BZC
- CY7C1316BV18-167BZXC
- CY7C1316BV18-167BZXI
- CY7C1316BV18-200BZI
- CY7C1316BV18_06
- CY7C1316BV18
- CY7C1316BV18-167BZI
- CY7C1316BV18-200BZC
- CY7C1316BV18-200BZXC
- CY7C1316BV18-200BZXI
- CY7C1315KV18-333BZC
- CY7C1315KV18-300BZXC
CY7C1316BV18-250BZC規(guī)格書詳情
Features
? 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
? 300-MHz clock for high bandwidth
? 2-Word burst for reducing address bus frequency
? Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) @ 300 MHz
? Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
? Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches
? Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
? Synchronous internally self-timed writes
? 1.8V core power supply with HSTL inputs and outputs
? Variable drive HSTL output buffers
? Expanded HSTL output voltage (1.4V–VDD)
? Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
? Offered in both lead-free and non lead-free packages
? JTAG 1149.1-compatible test access port
? Delay Lock Loop (DLL) for accurate data placement
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CY |
24+ |
BGA |
4 |
詢價 | |||
CY |
2023+ |
QFP |
50000 |
原裝現(xiàn)貨 |
詢價 | ||
Cypress |
21+ |
165FBGA (13x15) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA(13x15) |
7535 |
正品原裝貨價格低 |
詢價 | ||
CYPRESS |
23+ |
null |
4179 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
CYPRESS |
2016+ |
BGA |
4558 |
只做進口原裝現(xiàn)貨!假一賠十! |
詢價 | ||
CY |
231 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | ||||
CYPRESS/賽普拉斯 |
2403+ |
BGA |
11809 |
原裝現(xiàn)貨!歡迎隨時咨詢! |
詢價 | ||
CYPRESS |
22+ |
BGA |
2000 |
原裝正品現(xiàn)貨 |
詢價 | ||
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實單 |
詢價 |