首頁>CY7C1334H-166AXI>規(guī)格書詳情
CY7C1334H-166AXI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書
CY7C1334H-166AXI規(guī)格書詳情
Functional Description[1]
The CY7C1334H is a 3.3V/2.5V, 64K x 32 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1334H is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
Features
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Byte Write capability
? 64K x 32 common I/O architecture
? 3.3V core power supply
? 3.3V/2.5V I/O operation
? Fast clock-to-output times
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed write
? Asynchronous output enable (OE)
? Offered in Lead-Free JEDEC-standard 100-pin TQFP package
? Burst Capability—linear or interleaved burst order
? “ZZ” Sleep mode option
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
3285 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
CYPRESS |
2020+ |
PLCC |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
CYPRESS |
23+ |
PLCC-68P |
9526 |
詢價(jià) | |||
CYPRESS |
21+ |
PLCC |
23 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
CY |
PLCC |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
CYPRESS |
24+ |
PLCC-68P |
95 |
詢價(jià) | |||
Cypress |
TQFP |
5400 |
Cypress一級(jí)分銷,原裝原盒原包裝! |
詢價(jià) | |||
CYPRESS/賽普拉斯 |
24+ |
PLCC |
600 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
Cypress |
22+ |
PLCC |
10000 |
原裝正品優(yōu)勢(shì)現(xiàn)貨供應(yīng) |
詢價(jià) | ||
CYP |
2023+ |
PLCC |
50000 |
原裝現(xiàn)貨 |
詢價(jià) |