首頁>CY7C1334H-166AXI>規(guī)格書詳情
CY7C1334H-166AXI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多CY7C1334H-166AXI規(guī)格書詳情
Functional Description[1]
The CY7C1334H is a 3.3V/2.5V, 64K x 32 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1334H is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
Features
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Byte Write capability
? 64K x 32 common I/O architecture
? 3.3V core power supply
? 3.3V/2.5V I/O operation
? Fast clock-to-output times
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed write
? Asynchronous output enable (OE)
? Offered in Lead-Free JEDEC-standard 100-pin TQFP package
? Burst Capability—linear or interleaved burst order
? “ZZ” Sleep mode option
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS |
23+ |
PLCC-68 |
5177 |
現(xiàn)貨 |
詢價 | ||
Cypress |
TQFP |
5400 |
Cypress一級分銷,原裝原盒原包裝! |
詢價 | |||
CYPRESS |
2020+ |
PLCC |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
2023+ |
3000 |
進口原裝現(xiàn)貨 |
詢價 | ||||
CYPRESS |
05+ |
QFP |
179 |
詢價 | |||
CYPRESS |
22+ |
PLCC68 |
5088 |
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙ |
詢價 | ||
CYPR |
23+ |
原廠正規(guī)渠道 |
5000 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
PLCC |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
CYP |
22+ |
PLCC |
3600 |
絕對原裝!現(xiàn)貨熱賣! |
詢價 | ||
CYPRESS |
2023+ |
5800 |
進口原裝,現(xiàn)貨熱賣 |
詢價 |