首頁>CY7C1348G-200AXI>規(guī)格書詳情
CY7C1348G-200AXI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C1347G-200BGXC
- CY7C1347G-250BGXC
- CY7C1347G-250AXI
- CY7C1347G-250BZI
- CY7C1347G-250BZXI
- CY7C1347G-200BZI
- CY7C1347G-250BGI
- CY7C1347G-250BGXI
- CY7C1347G-200BGXI
- CY7C1347G-250BZXC
- CY7C1347G-250BZC
- CY7C1347G-200BZC
- CY7C1347G-200BZXI
- CY7C1347G-250BGC
- CY7C1348G
- CY7C1348G-166AXC
- CY7C1348G-133AXI
- CY7C1348G-166AXI
CY7C1348G-200AXI規(guī)格書詳情
Functional Description[1]
The CY7C1348G SRAM integrates 128K x 36 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK).
Features
? Registered inputs and outputs for pipelined operation
? Optimal for performance (Double-Cycle deselect)
— Depth expansion without wait state
? 128K × 36 common I/O architecture
? 3.3V core power supply (VDD)
? 3.3V/2.5V I/O power supply (VDDQ)
? Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
? Provide high-performance 3-1-1-1 access rate
? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed writes
? Asynchronous Output Enable
? Available in lead-free 100-Pin TQFP package
? “ZZ” Sleep Mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CY/超音 |
23+ |
NA/ |
22 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
N/A |
23+ |
QFP |
6500 |
全新原裝假一賠十 |
詢價 | ||
CYPRESS |
QFP |
68900 |
原包原標簽100%進口原裝常備現(xiàn)貨! |
詢價 | |||
CYPRESS |
20+ |
QFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 | ||
CY |
2339+ |
QFP |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強勢庫存! |
詢價 | ||
CYPRESS |
16+ |
QFP |
2500 |
進口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 | ||
24+ |
QFP |
12 |
詢價 | ||||
CYPRESS |
2015+ |
QFP |
19889 |
一級代理原裝現(xiàn)貨,特價熱賣! |
詢價 | ||
CYPRESS |
23+ |
N/A |
9526 |
詢價 | |||
CY |
23+ |
QFP |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 |