首頁>CY7C1350F-166AI>規(guī)格書詳情
CY7C1350F-166AI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書
CY7C1350F-166AI規(guī)格書詳情
Functional Description[1]
The CY7C1350F is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350F is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
Features
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Byte Write capability
? 128K x 36 common I/O architecture
? Single 3.3V power supply
? 2.5V/3.3V I/O Operation
? Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.6 ns (for 225-MHz device)
— 2.8 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 4.5 ns (for 100-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed writes
? Asynchronous output enable (OE)
? JEDEC-standard 100 TQFP and 119 BGA packages
? Burst Capability—linear or interleaved burst order
? “ZZ” Sleep mode option
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
22+ |
BGA |
6122 |
原裝現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
2016+ |
BGA |
6528 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) | ||
CYPRESS |
20+ |
QFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實(shí)單 |
詢價(jià) | ||
CY |
24+ |
QFP |
85 |
詢價(jià) | |||
CY |
23+ |
QFP-100 |
9526 |
詢價(jià) | |||
CYPRESS |
22+ |
TQFP |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
CYPRESS |
22+ |
QFP-100 |
2630 |
詢價(jià) | |||
Cypress |
04+ |
TQFP |
1 |
詢價(jià) | |||
CYPRESS/賽普拉斯 |
23+ |
QFP |
3000 |
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價(jià) | ||
Cypress |
TQFP |
2500 |
Cypress一級(jí)分銷,原裝原盒原包裝! |
詢價(jià) |