首頁>CY7C1351G-100BGC>規(guī)格書詳情
CY7C1351G-100BGC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
CY7C1351G-100BGC規(guī)格書詳情
Functional Description[1]
The CY7C1351G is a 3.3V, 128K x 36 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1351G is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
Features
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 128K x 36 common I/O architecture
? 2.5V/3.3V I/O power supply (VDDQ)
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? Available in lead-free 100-Pin TQFP package, lead-free and non-lead-free 119-Ball BGA package
? Burst Capability—linear or interleaved burst order
? Low standby power
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
237 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
CYPRESS |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價 | |||
CYPRESS/賽普拉斯 |
23+ |
QFP100 |
90000 |
一定原裝正品 |
詢價 | ||
CYPRESS/賽普拉斯 |
20+ |
SMD |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
CYPRESS |
05+ |
QFP100 |
140 |
普通 |
詢價 | ||
Cypress |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
Cypress(賽普拉斯) |
23+ |
標準封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價 | ||
Cypress |
21+ |
100TQFP (14x20) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
Cypress |
TQFP |
3260 |
Cypress一級分銷,原裝原盒原包裝! |
詢價 | |||
Cypress Semiconductor |
1025 |
355 |
公司優(yōu)勢庫存 熱賣中! |
詢價 |