首頁>CY7C1352F-166AC>規(guī)格書詳情
CY7C1352F-166AC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
CY7C1352F-166AC規(guī)格書詳情
Functional Description[1]
The CY7C1352F is a 3.3V, 256K x 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352F is equipped with the advanced No Bus Latency? (NoBL?) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
Features
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Byte Write capability
? 256K x 18 common I/O architecture
? Single 3.3V power supply
? 2.5V / 3.3V I/O Operation
? Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
— 2.6 ns (for 225-MHz device)
— 2.8 ns (for 200-MHz device)
— 3.5 ns (for 166-MHz device)
— 4.0 ns (for 133-MHz device)
— 4.5 ns (for 100-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed writes
? Asynchronous output enable (OE)
? JEDEC-standard 100 TQFP package
? Burst Capability—linear or interleaved burst order
? “ZZ” Sleep Mode Option and Stop Clock option
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CY |
2020+ |
N/A |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
CYPRESS |
20+ |
TQFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 | ||
CYPRESS/賽普拉斯 |
22+ |
QFP |
3900 |
原裝優(yōu)勢!公司現(xiàn)貨供應(yīng)! |
詢價 | ||
CYPRESS/賽普拉斯 |
22+ |
QFP |
20000 |
原裝現(xiàn)貨,實單支持 |
詢價 | ||
Cypress |
23+ |
100-LQFP |
7750 |
全新原裝優(yōu)勢 |
詢價 | ||
CY |
21+ |
N/A |
3741 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
SPANSION(飛索) |
2021+ |
TQFP-100(14x20) |
499 |
詢價 | |||
CYRESS? |
23+ |
TQFP |
3500 |
絕對全新原裝!現(xiàn)貨!特價!請放心訂購! |
詢價 | ||
Cypress |
21+ |
100TQFP (14x20) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
CYPRESS/賽普拉斯 |
1936+ |
TQFP |
6852 |
只做原裝正品現(xiàn)貨!假一賠十! |
詢價 |