首頁(yè)>CY7C1355C-100BGC>規(guī)格書詳情
CY7C1355C-100BGC集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料
廠商型號(hào) |
CY7C1355C-100BGC |
參數(shù)屬性 | CY7C1355C-100BGC 封裝/外殼為119-BGA;包裝為卷帶(TR);類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 9MBIT PARALLEL 119PBGA |
功能描述 | 9-Mbit (256K x 36/512K x 18) Flow-Through SRAM with NoBL Architecture |
封裝外殼 | 119-BGA |
文件大小 |
497.29 Kbytes |
頁(yè)面數(shù)量 |
32 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-16 19:11:00 |
相關(guān)芯片規(guī)格書
更多CY7C1355C-100BGC規(guī)格書詳情
Functional Description[1]
The CY7C1355C/CY7C1357C is a 3.3V, 256K x 36/512K x 18 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1355C/CY7C1357C is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
Features
? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 3.3V/2.5V I/O power supply (VDDQ)
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
? Clock Enable (CEN) pin to enable clock and suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? Available in JEDEC-standard and lead-free 100-Pin TQFP, lead-free and non lead-free 119-Ball BGA package and 165-Ball FBGA package
? Three chip enables for simple depth expansion.
? Automatic Power-down feature available using ZZ mode or CE deselect
? IEEE 1149.1 JTAG-Compatible Boundary Scan
? Burst Capability—linear or interleaved burst order
? Low standby power
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
CY7C1355C-100BGC
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲(chǔ)器
- 系列:
NoBL?
- 包裝:
卷帶(TR)
- 存儲(chǔ)器類型:
易失
- 存儲(chǔ)器格式:
SRAM
- 技術(shù):
SRAM - 同步,SDR
- 存儲(chǔ)容量:
9Mb(256K x 36)
- 存儲(chǔ)器接口:
并聯(lián)
- 電壓 - 供電:
3.135V ~ 3.6V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
119-BGA
- 供應(yīng)商器件封裝:
119-PBGA(14x22)
- 描述:
IC SRAM 9MBIT PARALLEL 119PBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價(jià) | ||
CY |
23+ |
QFP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
Infineon Technologies |
23+/24+ |
119-BGA |
8600 |
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨 |
詢價(jià) | ||
CYPRESS |
2016+ |
BGA |
4558 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
2021+ |
1218 |
十年專營(yíng)原裝現(xiàn)貨,假一賠十 |
詢價(jià) | |||
CYPRESS |
24+ |
QFP |
1570 |
詢價(jià) | |||
Cypress |
23+ |
100-LQFP |
7750 |
全新原裝優(yōu)勢(shì) |
詢價(jià) | ||
CYPRESS |
24+ |
QFP |
3500 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
NA |
1218 |
原裝正品代理渠道價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
Cypress |
21+ |
119PBGA (14x22) |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) |