首頁(yè)>CY7C1357B-100AC>規(guī)格書詳情
CY7C1357B-100AC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
CY7C1357B-100AC |
功能描述 | 9-Mb (256K x 36/512K x 18) Flow-Through SRAM with NoBL Architecture |
文件大小 |
560.17 Kbytes |
頁(yè)面數(shù)量 |
33 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
CYPRESS【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-29 17:42:00 |
人工找貨 | CY7C1357B-100AC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- CY7C1357B
- CY7C1357A-100AI
- CY7C1357A-133AC
- CY7C1357A-100AC
- CY7C1356DV25-250BZXI
- CY7C1356DV25-200AXC
- CY7C1356DV25-200BZXC
- CY7C1356DV25-200BGXI
- CY7C1356DV25-250BGXC
- CY7C1356DV25-250BGC
- CY7C1356DV25-250BGI
- CY7C1356DV25-200BZC
- CY7C1356DV25-200BZXI
- CY7C1356DV25-200BGXC
- CY7C1356DV25-200BGC
- CY7C1356DV25-200BGI
- CY7C1356DV25-200BZI
- CY7C1356DV25-250AXC
CY7C1357B-100AC規(guī)格書詳情
Functional Description[1]
The CY7C1355B/CY7C1357B is a 3.3V, 256K x 36/ 512K x 18 Synchronous Flow-through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1355B/CY7C1357B is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
Features
? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles.
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 3.3V/2.5V I/O power supply
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 7.0 ns (for 117-MHz device)
— 7.5 ns (for 100-MHz device)
? Clock Enable (CEN) pin to enable clock and suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? Offered in JEDEC-standard 100 TQFP, 119-Ball BGA and 165-Ball fBGA packages
? Three chip enables for simple depth expansion.
? Automatic Power-down feature available using ZZ mode or CE deselect.
? JTAG boundary scan for BGA and fBGA packages
? Burst Capability—linear or interleaved burst order
? Low standby power
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Cypress(賽普拉斯) |
23+ |
標(biāo)準(zhǔn)封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
CYRESS? |
23+ |
TQFP |
7000 |
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)! |
詢價(jià) | ||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
20+ |
TQFP100 |
500 |
樣品可出,優(yōu)勢(shì)庫(kù)存歡迎實(shí)單 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
24+ |
TSOP44 |
11016 |
公司現(xiàn)貨庫(kù)存,支持實(shí)單 |
詢價(jià) | ||
CYPRESS |
22+ |
LQFP |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
Cypress(賽普拉斯) |
21+ |
QFP |
30000 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
CYPRESS |
24+ |
QFP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
Cypress(賽普拉斯) |
21+ |
5000 |
只做原裝 假一罰百 可開票 可售樣 |
詢價(jià) | |||
CY |
24+ |
QFP |
213 |
詢價(jià) |