首頁>CY7C1361B-133AI>規(guī)格書詳情
CY7C1361B-133AI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多CY7C1361B-133AI規(guī)格書詳情
Functional Description[1]
The CY7C1361B/CY7C1363B is a 3.3V, 256K x 36 and 512K x 18 Synchronous Flow through SRAMs, respectively designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access.
Features
? Supports 133-MHz bus operations
? 256K X 36/512K X 18 common I/O
? 3.3V –5 and +10 core power supply (VDD)
? 2.5V or 3.3V I/O supply (VDDQ)
? Fast clock-to-output times
— 6.5 ns (133-MHz version)
— 7.5 ns (117-MHz version)
— 8.5 ns (100-MHz version)
? Provide high-performance 2-1-1-1 access rate
? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed write
? Asynchronous output enable
? Offered in JEDEC-standard 100-pin TQFP, 119-ball BGA and 165-ball fBGA packages
— Both 2 and 3 Chip Enable Options for TQFP
? JTAG boundary scan for BGA and fBGA packages
? “ZZ” Sleep Mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS |
2020+ |
TQFP100 |
15000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
CY |
23+ |
TQFP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
Cypress |
21+ |
100TQFP (14x20) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
CYPRESS/賽普拉斯 |
24+ |
TSSOP24 |
58000 |
全新原廠原裝正品現(xiàn)貨,可提供技術支持、樣品免費! |
詢價 | ||
CY |
23+ |
NA |
3200 |
專業(yè)電子元器件供應鏈正邁科技特價代理QQ1304306553 |
詢價 | ||
CYRESS |
24+ |
TQFP |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
CYPRESS |
21+ |
TQFP100 |
6161 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
CYP |
2020+ |
72 |
4500 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
CYP |
2005 |
14 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
Cypress |
23+ |
100-LQFP |
7750 |
全新原裝優(yōu)勢 |
詢價 |