首頁>CY7C1362A-166AI>規(guī)格書詳情

CY7C1362A-166AI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

CY7C1362A-166AI
廠商型號(hào)

CY7C1362A-166AI

功能描述

256K x 36/512K x 18 Synchronous Pipelined Burst SRAM

文件大小

558.86 Kbytes

頁面數(shù)量

28

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-19 23:00:00

CY7C1362A-166AI規(guī)格書詳情

Functional Description

The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors. The CY7C1360A and CY7C1362A SRAMs integrate 262,144 ×36 and 524,288×18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE), depth-expansion Chip Enables (CE2and CE3), burst control inputs (ADSC, ADSP, and ADV), Write Enables (BWa, BWb, BWc, BWd, and BWE), and global Write (GW). However, the CE3chip enable input is only available for the TA package version.

Features

? Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns

? Fast clock speed: 225, 200, 166, and 150 MHz

? Fast OEaccess times: 2.5 ns, 3.0 ns, and 3.5 ns

? Optimal for depth expansion (one cycle chip deselect to eliminate bus contention)

? 3.3V –5 and +10 power supply

? 3.3V or 2.5V I/O supply

? 5V-tolerant inputs except I/Os

? Clamp diodes to VSSat all inputs and outputs

? Common data inputs and data outputs

? Byte Write Enable and Global Write control

? Multiple chip enables for depth expansion: three chip enables for A package version and two chip enables for BG and AJ package versions

? Address pipeline capability

? Address, data, and control registers

? Internally self-timed Write Cycle

? Burst control pins (interleaved or linear burst sequence)

? Automatic power-down feature available using ZZ mode or CE deselect

? JTAG boundary scan for BG and AJ package version

? Low-profile 119-bump, 14-mm × 22-mm PBGA (Ball Grid Array) and 100-pin TQFP packages

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
CYPRESS(賽普拉斯)
23+
LQFP100
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CY
2020+
QFP
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
CYPRESS/賽普拉斯
24+
515
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
CYPRESS
23+
QFP
9526
詢價(jià)
CYPRES
23+
QFP
4500
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售!
詢價(jià)
CY
24+
QFP
50
詢價(jià)
Cypress
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價(jià)
CYPRESS/賽普拉斯
23+
NA
1218
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢價(jià)
Cypress Semiconductor Corp
23+/24+
100-LQFP
8600
只供原裝進(jìn)口公司現(xiàn)貨+可訂貨
詢價(jià)
CYPRESS
24+
TQFP100
16800
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!?
詢價(jià)