首頁(yè)>CY7C1363B-133AJI>規(guī)格書詳情
CY7C1363B-133AJI中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多CY7C1363B-133AJI規(guī)格書詳情
Functional Description[1]
The CY7C1361B/CY7C1363B is a 3.3V, 256K x 36 and 512K x 18 Synchronous Flow through SRAMs, respectively designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access.
Features
? Supports 133-MHz bus operations
? 256K X 36/512K X 18 common I/O
? 3.3V –5 and +10 core power supply (VDD)
? 2.5V or 3.3V I/O supply (VDDQ)
? Fast clock-to-output times
— 6.5 ns (133-MHz version)
— 7.5 ns (117-MHz version)
— 8.5 ns (100-MHz version)
? Provide high-performance 2-1-1-1 access rate
? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self-timed write
? Asynchronous output enable
? Offered in JEDEC-standard 100-pin TQFP, 119-ball BGA and 165-ball fBGA packages
— Both 2 and 3 Chip Enable Options for TQFP
? JTAG boundary scan for BGA and fBGA packages
? “ZZ” Sleep Mode option
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
22+ |
null |
9017 |
原裝現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
1836+ |
QFP100 |
9852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
CYPRESS |
21+ |
TQFP100 |
269 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
CY |
24+ |
BGA |
6 |
詢價(jià) | |||
CYPRESS |
23+ |
TQFP100 |
28000 |
原裝正品 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
21+ |
65200 |
詢價(jià) | ||||
CYPRESS/賽普拉斯 |
23+ |
10000 |
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢價(jià) | |||
Cypress |
23+ |
100-TQFP |
65600 |
詢價(jià) | |||
CYPRESS |
23+ |
TQFP100 |
12800 |
公司只有原裝 歡迎來電咨詢。 |
詢價(jià) | ||
CYPRESS |
06+07 |
49 |
公司優(yōu)勢(shì)庫(kù)存 熱賣中! |
詢價(jià) |