首頁>CY7C1414KV18-250BZC>規(guī)格書詳情
CY7C1414KV18-250BZC集成電路(IC)的存儲器規(guī)格書PDF中文資料
廠商型號 |
CY7C1414KV18-250BZC |
參數(shù)屬性 | CY7C1414KV18-250BZC 封裝/外殼為165-LBGA;包裝為散裝;類別為集成電路(IC)的存儲器;產(chǎn)品描述:IC SRAM 36MBIT PARALLEL 165FBGA |
功能描述 | 36-Mbit QDR? II SRAM 2-Word Burst Architecture |
封裝外殼 | 165-LBGA |
文件大小 |
863.37 Kbytes |
頁面數(shù)量 |
30 頁 |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-1-30 20:00:00 |
相關(guān)芯片規(guī)格書
更多- CY7C1414JV18-250BZC
- CY7C1414JV18-250BZI
- CY7C1414JV18-250BZXI
- CY7C1414JV18-267BZC
- CY7C1414JV18-267BZI
- CY7C1414JV18-267BZXI
- CY7C1414JV18
- CY7C1414JV18-267BZXC
- CY7C1414JV18-250BZXC
- CY7C1414BV18-250BZC
- CY7C1414BV18-250BZI
- CY7C1414JV18-250BZXC
- CY7C1414JV18-267BZXI
- CY7C1414JV18-250BZI
- CY7C1414JV18-267BZXC
- CY7C1414BV18-250BZXC
- CY7C1414JV18-250BZC
- CY7C1414JV18
CY7C1414KV18-250BZC規(guī)格書詳情
Functional Description
The CY7C1410KV18, CY7C1425KV18, CY7C1412KV18, and CY7C1414KV18 are 1.8 V synchronous pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 333 MHz clock for high bandwidth
■ 2-word burst on all accesses
■ Double data rate (DDR) Interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high speed systems
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR? II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW
■ Available in × 8, × 9, × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD
? Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free Packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Phase locked loop (PLL) for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號:
CY7C1414KV18-250BZC
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲器
- 包裝:
散裝
- 存儲器類型:
易失
- 存儲器格式:
SRAM
- 技術(shù):
SRAM - 同步,QDR II
- 存儲容量:
36Mb(1M x 36)
- 存儲器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(13x15)
- 描述:
IC SRAM 36MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRES |
23+ |
NA/ |
136 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
24+ |
BGA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
21+ |
BGA |
168 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
CYPRESS |
24+ |
BGA |
23000 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價(jià) | ||
Cypress(賽普拉斯) |
21+ |
BGA |
30000 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
Cypress |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
Cypress(賽普拉斯) |
23+ |
標(biāo)準(zhǔn)封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
CYPRESS |
BGA |
105 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | |||
CYPRESS/賽普拉斯 |
22+ |
FBGA165 |
34580 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
17+ |
BGA |
6200 |
100%原裝正品現(xiàn)貨 |
詢價(jià) |