首頁(yè)>CY7C1420KV18-250BZXC>規(guī)格書(shū)詳情
CY7C1420KV18-250BZXC集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料
廠商型號(hào) |
CY7C1420KV18-250BZXC |
參數(shù)屬性 | CY7C1420KV18-250BZXC 封裝/外殼為165-LBGA;包裝為散裝;類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 36MBIT PARALLEL 165FBGA |
功能描述 | 36-Mbit DDR II SRAM 2-Word Burst Architecture |
文件大小 |
1.32429 Mbytes |
頁(yè)面數(shù)量 |
32 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-4 20:00:00 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1420BV18-300BZC
- CY7C1420BV18-250BZXI
- CY7C1420JV18-300BZXC
- CY7C1420BV18-267BZI
- CY7C1420JV18-300BZI
- CY7C1420BV18-278BZXI
- CY7C1420BV18-300BZI
- CY7C1420BV18-250BZXC
- CY7C1420BV18-278BZXC
- CY7C1420JV18
- CY7C1420JV18-300BZXI
- CY7C1420BV18-267BZC
- CY7C1420BV18-267BZXC
- CY7C1420BV18-267BZXI
- CY7C1420BV18-250BZXC
- CY7C1420BV18-300BZXC
- CY7C1420BV18-278BZC
- CY7C1420KV18
CY7C1420KV18-250BZXC規(guī)格書(shū)詳情
Functional Description
The CY7C1416KV18, CY7C1427KV18, CY7C1418KV18, and CY7C1420KV18 are 1.8 V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter.
Features
■ 36-Mbit density (4 M × 8, 4 M × 9, 2 M × 18, 1 M × 36)
■ 333 MHz clock for high bandwidth
■ 2-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high speed systems
■ Synchronous internally self-timed writes
■ DDR II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to DDR-I device with 1 cycle read latency when DOFF is asserted LOW
■ 1.8 V core power supply with HSTL inputs and outputs
■ Variable drive HSTL output buffers
■ Expanded HSTL output voltage (1.4 V to VDD)
? Supports both 1.5 V and 1.8 V IO supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Phase locked loop (PLL) for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
CY7C1420KV18-250BZXC
- 制造商:
Cypress Semiconductor Corp
- 類別:
集成電路(IC) > 存儲(chǔ)器
- 包裝:
散裝
- 存儲(chǔ)器類型:
易失
- 存儲(chǔ)器格式:
SRAM
- 技術(shù):
SRAM - 同步,DDR II
- 存儲(chǔ)容量:
36Mb(1M x 36)
- 存儲(chǔ)器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(13x15)
- 描述:
IC SRAM 36MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
23+ |
NA/ |
101 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢價(jià) | ||
CYPRESS |
23+ |
165FBGA |
4568 |
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!! |
詢價(jià) | ||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤(pán)原標(biāo)! |
詢價(jià) | ||
CYPRESS |
21+ |
BGA |
215 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
CYPERSS |
22+ |
NA |
4949 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
CYPRESS |
24+ |
BGA |
13500 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價(jià) | ||
Cypress |
22+ |
SMD |
518000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
SPANSION(飛索) |
1921+ |
FBGA-165(13x15) |
3575 |
向鴻倉(cāng)庫(kù)現(xiàn)貨,優(yōu)勢(shì)絕對(duì)的原裝! |
詢價(jià) | ||
CYPRESS |
14+ |
BGA |
101 |
現(xiàn)貨 |
詢價(jià) | ||
CYPRESS |
22+23+ |
BGA |
49197 |
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢價(jià) |