首頁(yè)>CY7C1461AV33-133BZXC>規(guī)格書(shū)詳情
CY7C1461AV33-133BZXC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
CY7C1461AV33-133BZXC |
功能描述 | 36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture |
文件大小 |
1.1415 Mbytes |
頁(yè)面數(shù)量 |
31 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Cypress【賽普拉斯】 |
中文名稱(chēng) | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-21 23:00:00 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1461AV33-133BZC
- CY7C1461AV33-133AXI
- CY7C1461AV33-133BZI
- CY7C1461AV33-100BZXC
- CY7C1461AV33-100BZI
- CY7C1461AV33-133AXC
- CY7C1461AV33-133BZI
- CY7C1461AV33-100BZI
- CY7C1461AV33-133AXC
- CY7C1461AV33-133AXI
- CY7C1461AV33-100BZXC
- CY7C1461AV33-100BZXI
- CY7C1461AV33-133BZC
- CY7C1461AV33-100BZXC
- CY7C1461AV33-133AXI
- CY7C1461AV33-100BZI
- CY7C1461AV33-133AXI
- CY7C1461AV33-133AXC
CY7C1461AV33-133BZXC規(guī)格書(shū)詳情
Functional Description[1]
The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is a 3.3V, 1M x 36/2M x 18/512K x 72 Synchronous Flow -through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states.
The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.
Features
? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles
? Can support up to 133-MHz bus operations with zero wait states
— Data is transferred on every clock
? Pin-compatible and functionally equivalent to ZBT? devices
? Internally self-timed output buffer control to eliminate the need to use OE
? Registered inputs for flow-through operation
? Byte Write capability
? 3.3V/2.5V I/O power supply
? Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
? Clock Enable (CEN) pin to enable clock and suspend operation
? Synchronous self-timed writes
? Asynchronous Output Enable
? CY7C1461AV33, CY7C1463AV33 available in
JEDEC-standard lead-free 100-pin TQFP package,
lead-free and non-lead-free 165-ball FBGA package.
CY7C1465AV33 available in lead-free and non-lead-free
209-ball FBGA package
? Three chip enables for simple depth expansion
? Automatic Power-down feature available using ZZ mode or CE deselect
? IEEE 1149.1 JTAG-Compatible Boundary Scan
? Burst Capability—linear or interleaved burst order
? Low standby power
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS(賽普拉斯) |
23+ |
LQFP100 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢(xún)價(jià) | ||
SPANSION(飛索) |
1921+ |
TQFP-100(14x20) |
3575 |
向鴻倉(cāng)庫(kù)現(xiàn)貨,優(yōu)勢(shì)絕對(duì)的原裝! |
詢(xún)價(jià) | ||
CYPRESS/賽普拉斯 |
1936+ |
TQFP |
6852 |
只做原裝正品現(xiàn)貨!假一賠十! |
詢(xún)價(jià) | ||
Cypress |
22+ |
100TQFP (14x20) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢(xún)價(jià) | ||
CYPRESS |
24+ |
100-TQFP |
4734 |
原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
CYPRESS |
22+ |
TQFP |
10000 |
原裝正品優(yōu)勢(shì)現(xiàn)貨供應(yīng) |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
23+ |
100-TQFP14x20 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
23+ |
100-TQFP14x20 |
7300 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
SPANSION(飛索) |
2022+原裝正品 |
TQFP-100(14x20) |
18000 |
支持工廠BOM表配單 公司只做原裝正品貨 |
詢(xún)價(jià) | ||
SPANSION(飛索) |
2117+ |
TQFP-100(14x20) |
315000 |
72個(gè)/托盤(pán)一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng) |
詢(xún)價(jià) |