首頁(yè)>CY7C1462AV33-200BZXC>規(guī)格書(shū)詳情
CY7C1462AV33-200BZXC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
![CY7C1462AV33-200BZXC](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
CY7C1462AV33-200BZXC |
功能描述 | 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL??Architecture |
文件大小 |
395.4 Kbytes |
頁(yè)面數(shù)量 |
27 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Cypress【賽普拉斯】 |
中文名稱(chēng) | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-11 8:50:00 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C1462AV33-167AXC
- CY7C1462AV33-167BZC
- CY7C1462AV33-167BZXC
- CY7C1462AV33-200AXC
- CY7C1462AV33-167
- CY7C1462AV33
- CY7C1462AV33-200BZC
- CY7C1462AV25-250BZXC
- CY7C1462AV33
- CY7C1462AV33-167BZXI
- CY7C1462AV33-200AXI
- CY7C1462AV33-167AXC
- CY7C1462AV33-200BZC
- CY7C1462AV33-200BZI
- CY7C1462AV33-167BZXC
- CY7C1462AV25-250BZXI
- CY7C1462AV33-167AXI
- CY7C1462AV33-167BZI
CY7C1462AV33-200BZXC規(guī)格書(shū)詳情
Functional Description
The CY7C1460AV33/CY7C1462AV33/CY7C1464AV33 are 3.3V, 1M x 36/2M x 18/512K x72 Synchronous pipelined burst SRAMs with No Bus Latency? (NoBL?) logic, respectively. They are designed to support unlimited true back-to-back Read/Write operations with no wait states. The CY7C1460AV33/CY7C1462AV33/CY7C1464AV33 are equipped with the advanced (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data in systems that require frequent Write/Read transitions. The CY7C1460AV33/CY7C1462AV33/CY7C1464AV33 are pin compatible and functionally equivalent to ZBT devices.
Features
? Pin-compatible and functionally equivalent to ZBT?
? Supports 250-MHz bus operations with zero wait states
— Available speed grades are 250, 200 and 167 MHz
? Internally self-timed output buffer control to eliminate the need to use asynchronous OE
? Fully registered (inputs and outputs) for pipelined operation
? Byte Write capability
? 3.3V power supply
? 3.3V/2.5V I/O power supply
? Fast clock-to-output times
— 2.6 ns (for 250-MHz device)
? Clock Enable (CEN) pin to suspend operation
? Synchronous self-timed writes
? CY7C1460AV33, CY7C1462AV33 available in
JEDEC-standard lead-free 100-pin TQFP, lead-free and
non-lead-free 165-ball FBGA package. CY7C1464AV33
available in lead-free and non-lead-free 209-ball FBGA
package
? IEEE 1149.1 JTAG-Compatible Boundary Scan
? Burst capability—linear or interleaved burst order
? “ZZ” Sleep Mode option and Stop Clock option
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
23+ |
BGA |
7000 |
詢(xún)價(jià) | |||
CYPRESS(賽普拉斯) |
23+ |
LQFP100 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
21+ |
96-TFBGA |
5280 |
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
詢(xún)價(jià) | ||
CYPRESS SEMICONDUCTOR/賽普拉斯 |
兩年內(nèi) |
N/A |
17631 |
原裝現(xiàn)貨,實(shí)單價(jià)格可談 |
詢(xún)價(jià) | ||
CYPRESS |
2016+ |
FBGA165 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤(pán)原標(biāo)! |
詢(xún)價(jià) | ||
CYPRESS |
21+ |
BGA |
5 |
原裝現(xiàn)貨假一賠十 |
詢(xún)價(jià) | ||
CYPRESS |
2138+ |
原廠標(biāo)準(zhǔn)封裝 |
8960 |
代理CYPRESS全系列芯片,原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
Cypress |
23+ |
100-TQFP(14x20) |
71890 |
專(zhuān)業(yè)分銷(xiāo)產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)! |
詢(xún)價(jià) | ||
Cypress |
22+ |
100TQFP (14x20) |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢(xún)價(jià) | ||
Cypress |
21+ |
100TQFP (14x20) |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) |