首頁>CY7C1463AV33-100BZXC>規(guī)格書詳情

CY7C1463AV33-100BZXC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書

CY7C1463AV33-100BZXC
廠商型號(hào)

CY7C1463AV33-100BZXC

功能描述

36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture

文件大小

1.1415 Mbytes

頁面數(shù)量

31

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-7 11:06:00

CY7C1463AV33-100BZXC規(guī)格書詳情

Functional Description[1]

The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is a 3.3V, 1M x 36/2M x 18/512K x 72 Synchronous Flow -through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states.

The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.

Features

? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles

? Can support up to 133-MHz bus operations with zero wait states

— Data is transferred on every clock

? Pin-compatible and functionally equivalent to ZBT? devices

? Internally self-timed output buffer control to eliminate the need to use OE

? Registered inputs for flow-through operation

? Byte Write capability

? 3.3V/2.5V I/O power supply

? Fast clock-to-output times

— 6.5 ns (for 133-MHz device)

? Clock Enable (CEN) pin to enable clock and suspend operation

? Synchronous self-timed writes

? Asynchronous Output Enable

? CY7C1461AV33, CY7C1463AV33 available in

JEDEC-standard lead-free 100-pin TQFP package,

lead-free and non-lead-free 165-ball FBGA package.

CY7C1465AV33 available in lead-free and non-lead-free

209-ball FBGA package

? Three chip enables for simple depth expansion

? Automatic Power-down feature available using ZZ mode or CE deselect

? IEEE 1149.1 JTAG-Compatible Boundary Scan

? Burst Capability—linear or interleaved burst order

? Low standby power