首頁(yè)>CY7C1465AV33-100BGC>規(guī)格書(shū)詳情

CY7C1465AV33-100BGC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

CY7C1465AV33-100BGC
廠商型號(hào)

CY7C1465AV33-100BGC

功能描述

36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture

文件大小

1.1415 Mbytes

頁(yè)面數(shù)量

31 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱(chēng)

Cypress賽普拉斯

中文名稱(chēng)

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-23 23:00:00

CY7C1465AV33-100BGC規(guī)格書(shū)詳情

Functional Description[1]

The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is a 3.3V, 1M x 36/2M x 18/512K x 72 Synchronous Flow -through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states.

The CY7C1461AV33/CY7C1463AV33/CY7C1465AV33 is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.

Features

? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles

? Can support up to 133-MHz bus operations with zero wait states

— Data is transferred on every clock

? Pin-compatible and functionally equivalent to ZBT? devices

? Internally self-timed output buffer control to eliminate the need to use OE

? Registered inputs for flow-through operation

? Byte Write capability

? 3.3V/2.5V I/O power supply

? Fast clock-to-output times

— 6.5 ns (for 133-MHz device)

? Clock Enable (CEN) pin to enable clock and suspend operation

? Synchronous self-timed writes

? Asynchronous Output Enable

? CY7C1461AV33, CY7C1463AV33 available in

JEDEC-standard lead-free 100-pin TQFP package,

lead-free and non-lead-free 165-ball FBGA package.

CY7C1465AV33 available in lead-free and non-lead-free

209-ball FBGA package

? Three chip enables for simple depth expansion

? Automatic Power-down feature available using ZZ mode or CE deselect

? IEEE 1149.1 JTAG-Compatible Boundary Scan

? Burst Capability—linear or interleaved burst order

? Low standby power

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS(賽普拉斯)
23+
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢(xún)價(jià)
NA
2018+
NA
6000
全新原裝正品現(xiàn)貨,假一賠佰
詢(xún)價(jià)
Cypress Semiconductor Corp
24+
100-TQFP(14x20)
56200
一級(jí)代理/放心采購(gòu)
詢(xún)價(jià)
原裝CYPRESS
21+
TQFP100
658
原裝現(xiàn)貨假一賠十
詢(xún)價(jià)
CYPRESS
2016+
QFP
6528
只做進(jìn)口原裝現(xiàn)貨!或者訂貨,假一賠十!
詢(xún)價(jià)
Cypress
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢(xún)價(jià)
Cypress
Cypress專(zhuān)業(yè)分銷(xiāo)
3600
Cypress一級(jí)分銷(xiāo),原裝原盒原包裝!
詢(xún)價(jià)
原裝CYPRESS
19+
TQFP100
68571
原廠代理渠道,每一顆芯片都可追溯原廠;
詢(xún)價(jià)
CYPRESS
24+
100-TQFP
6329
原裝現(xiàn)貨
詢(xún)價(jià)
CYPRESS
23+
PLCC52
8000
只做原裝現(xiàn)貨
詢(xún)價(jià)