首頁(yè)>CY7C1471V33-100AXC>規(guī)格書(shū)詳情

CY7C1471V33-100AXC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

CY7C1471V33-100AXC
廠商型號(hào)

CY7C1471V33-100AXC

功能描述

72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture

文件大小

375.62 Kbytes

頁(yè)面數(shù)量

29 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-27 23:00:00

CY7C1471V33-100AXC規(guī)格書(shū)詳情

Functional Description [1]

The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are 3.3V, 2M x 36/4M x 18/1M x 72 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.

Features

? No Bus Latency? (NoBL?) architecture eliminates dead cycles between write and read cycles

? Supports up to 133 MHz bus operations with zero wait states

? Data is transferred on every clock

? Pin compatible and functionally equivalent to ZBT? devices

? Internally self timed output buffer control to eliminate the need to use OE

? Registered inputs for flow through operation

? Byte Write capability

? 3.3V/2.5V IO supply (VDDQ)

? Fast clock-to-output times

— 6.5 ns (for 133-MHz device)

? Clock Enable (CEN) pin to enable clock and suspend operation

? Synchronous self timed writes

? Asynchronous Output Enable (OE)

? CY7C1471V33, CY7C1473V33 available in

JEDEC-standard Pb-free 100-Pin TQFP, Pb-free and

non-Pb-free 165-Ball FBGA package. CY7C1475V33

available in Pb-free and non-Pb-free 209-Ball FBGA

package

? Three Chip Enables (CE1, CE2, CE3) for simple depth expansion

? Automatic power down feature available using ZZ mode or CE deselect

? IEEE 1149.1 JTAG Boundary Scan compatible

? Burst Capability — linear or interleaved burst order

? Low standby power

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS(賽普拉斯)
23+
LQFP100
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CYPRESS
24+
35200
一級(jí)代理/放心采購(gòu)
詢價(jià)
CYPRESS
21+
TQFP100
1068
原裝現(xiàn)貨假一賠十
詢價(jià)
CYPRESS/賽普拉斯
24+
NA
860000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
CypressSemiconductor
23+
NA
300
專做原裝正品,假一罰百!
詢價(jià)
CY
22+23+
28844
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
Cypress(賽普拉斯)
21+
TQFP-100
30000
只做原裝,質(zhì)量保證
詢價(jià)
Cypress
23+
100-LQFP(14x20)
1389
專業(yè)分銷產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)!
詢價(jià)
Cypress
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢價(jià)
CY
19+
CY
68573
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價(jià)