首頁(yè)>CY7C1480BV25-250BZC>規(guī)格書(shū)詳情
CY7C1480BV25-250BZC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
CY7C1480BV25-250BZC |
功能描述 | 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM |
文件大小 |
933.41 Kbytes |
頁(yè)面數(shù)量 |
31 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
Cypress【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-13 10:14:00 |
人工找貨 | CY7C1480BV25-250BZC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- CY7C148
- CY7C1480BV25
- CY7C1480BV25-167BZI
- CY7C1475V33-133BGXI
- CY7C1475V33-133BGXC
- CY7C1480BV25-167BZC
- CY7C1480BV25-200BZXC
- CY7C1480BV25-200BZXI
- CY7C1480BV25-167BZXI
- CY7C1480BV25-167BZXC
- CY7C1480BV25-200AXI
- CY7C1480BV25-250AXC
- CY7C1480BV25-167AXC
- CY7C1480BV25-250AXI
- CY7C1480BV25-200BZC
- CY7C148
- CY7C1480BV25-167BZXC
- CY7C148_09
CY7C1480BV25-250BZC規(guī)格書(shū)詳情
Functional Description
The CY7C1480BV25/CY7C1482BV25/CY7C1486BV25[1] SRAM integrates 2M x 36/4M x 18/1M × 72 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE3), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BWX, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.
Features
■ Supports bus operation up to 250 MHz
■ Available speed grades are 250, 200, and 167 MHz
■ Registered inputs and outputs for pipelined operation
■ 2.5V core power supply
■ 2.5V IO operation
■ Fast clock-to-output time
? 3.0 ns (for 250 MHz device)
■ Provide high performance 3-1-1-1 access rate
■ User selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
■ Separate processor and controller address strobes
■ Synchronous self timed writes
■ Asynchronous output enable
■ Single cycle chip deselect
■ CY7C1480BV25, CY7C1482BV25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and
non-Pb-free 165-ball FBGA package. CY7C1486BV25
available in Pb-free and non-Pb-free 209-ball FBGA package
■ IEEE 1149.1 JTAG-Compatible Boundary Scan
■ “ZZ” Sleep Mode option
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
Cypress |
22+ |
NA |
105 |
加我QQ或微信咨詢更多詳細(xì)信息, |
詢價(jià) | ||
Cypress Semiconductor Corp |
24+ |
100-TQFP(14x20) |
56200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
Cypress |
23+ |
100TQFP (14x20) |
9000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
Cypress Semiconductor Corp |
23+ |
100-LQFP(14x20) |
7535 |
正品原裝貨價(jià)格低 |
詢價(jià) | ||
CYPRESS |
2016+ |
QFP |
6528 |
只做進(jìn)口原裝現(xiàn)貨!或者訂貨,假一賠十! |
詢價(jià) | ||
Cypress(賽普拉斯) |
21+ |
TQFP-100 |
30000 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
SOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
Cypress(賽普拉斯) |
23+ |
NA |
20094 |
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) | ||
CYPRESS/賽普拉斯 |
23+ |
QFP |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢價(jià) |