首頁>CY7C1483V25-133AXC>規(guī)格書詳情

CY7C1483V25-133AXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1483V25-133AXC
廠商型號

CY7C1483V25-133AXC

功能描述

72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM

文件大小

1.3007 Mbytes

頁面數(shù)量

30

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-28 15:22:00

CY7C1483V25-133AXC規(guī)格書詳情

Functional Description[1]

The CY7C1481V25/CY7C1483V25/CY7C1487V25 is a 2.5V, 2M x 36/4M x 18/1M x 72 Synchronous Flow-through SRAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access.

Features

? Supports 133 MHz bus operations

? 2M x 36/4M x 18/1M x 72 common IO

? 2.5V core power supply (VDD)

? 2.5V or 1.8V IO supply (VDDQ)

? Fast clock-to-output time

— 6.5 ns (133-MHz version)

? Provide high-performance 2-1-1-1 access rate

? User selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences

? Separate processor and controller address strobes

? Synchronous self timed write

? Asynchronous output enable

? CY7C1481V25, CY7C1483V25 available in JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non-Pb-free 165-ball FBGA package. CY7C1487V25 available in Pb-free and non-Pb-free 209-ball FBGA package

? IEEE 1149.1 JTAG-Compatible Boundary Scan

? “ZZ” Sleep Mode option

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS/賽普拉斯
2020+
NA
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
CYPRESS
22+
DIP18
8000
原裝正品支持實單
詢價
CYPRESS/賽普拉斯
23+
DIP
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價
ADI
23+
DIP
8000
只做原裝現(xiàn)貨
詢價
ADI
23+
DIP
7000
詢價
CYPRESS/賽普拉斯
2021+
CDIP18
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
CYPRESS
22+
CDIP18
45000
進口原裝,假一罰十
詢價
CY
DIP
68900
原包原標(biāo)簽100%進口原裝常備現(xiàn)貨!
詢價
CYPRESS
23+
N/A
9526
詢價
CY
24+
DIP
428
詢價