首頁(yè)>CY7C1484V33-167AC>規(guī)格書(shū)詳情

CY7C1484V33-167AC中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

CY7C1484V33-167AC
廠商型號(hào)

CY7C1484V33-167AC

功能描述

2M x 36/4M x 18 Pipelined DCD SRAM

文件大小

507.66 Kbytes

頁(yè)面數(shù)量

29 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱(chēng)

Cypress賽普拉斯

中文名稱(chēng)

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-29 23:03:00

CY7C1484V33-167AC規(guī)格書(shū)詳情

Functional Description[1]

The CY7C1484V33/CY7C1485V33 SRAM integrates 2M x 36/4M x 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation.

Features

? Supports bus operation up to 250 MHz

? Available speed grades are 250, 200, and 167 MHz

? Registered inputs and outputs for pipelined operation

? Optimal for performance (double cycle deselect)

? Depth expansion without wait state

? 3.3V core power supply (VDD)

? 2.5V/3.3V IO operation

? Fast clock-to-output times

— 3.0 ns (for 250 MHz device)

? Provide high performance 3-1-1-1 access rate

? User selectable burst counter supporting Intel?

Pentium? interleaved or linear burst sequences

? Separate processor and controller address strobes

? Synchronous self timed writes

? Asynchronous output enable

? CY7C1484V33, CY7C1485V33 available in

JEDEC-standard Pb-free 100-pin TQFP, Pb-free and

non-Pb-free 165-ball FBGA package

? IEEE 1149.1 JTAG-Compatible Boundary Scan

? “ZZ” Sleep Mode option

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS
24+
35200
一級(jí)代理/放心采購(gòu)
詢價(jià)
CYPRESS/賽普拉斯
23+
NA/
3272
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開(kāi)票
詢價(jià)
CYPRESS
23+
DIP
9526
詢價(jià)
CYPRESS
23+
NA
281
專(zhuān)做原裝正品,假一罰百!
詢價(jià)
CY
NA
68900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
CYPRESS
22+
DIP18
8000
原裝正品支持實(shí)單
詢價(jià)
CYPRESS/賽普拉斯
QQ咨詢
DIP
846
全新原裝 研究所指定供貨商
詢價(jià)
CYPRESS
24+
DIP18
1580
詢價(jià)
cypress
9544
4
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中!
詢價(jià)
Cypress
DIP/18
5800
Cypress一級(jí)分銷(xiāo),原裝原盒原包裝!
詢價(jià)