首頁>CY7C1485V25-167BZI>規(guī)格書詳情
CY7C1485V25-167BZI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C1484V33-250AC
- CY7C1484V33-250BGC
- CY7C1484V33-250BZC
- CY7C1484V33-200BGC
- CY7C1484V33-200AC
- CY7C1484V33-200BZC
- CY7C1485V25-167BZC
- CY7C1484V33-200AXI
- CY7C1484V33-200BZXI
- CY7C1484V33-250BZXC
- CY7C1484V33-250BZI
- CY7C1485V25
- CY7C1484V33-167BZXC
- CY7C1484V33-200BZI
- CY7C1484V33-167BZXI
- CY7C1484V33-250AXC
- CY7C1484V33-250BZXI
- CY7C1485V25-167AXI
CY7C1485V25-167BZI規(guī)格書詳情
72-Mbit (2M x 36/4M x 18) Pipelined DCD Sync SRAM
Features
? Supports bus operation up to 250 MHz
? Available speed grades are 250, 200, and 167 MHz
? Registered inputs and outputs for pipelined operation
? Optimal for performance (double cycle deselect)
? Depth expansion without wait state
? 2.5V core power supply (VDD)
? 2.5V/1.8V IO supply (VDDQ)
? Fast clock-to-output times
— 3.0 ns (for 250-MHz device)
? Provide high performance 3-1-1-1 access rate
? User selectable burst counter supporting Intel?
Pentium? interleaved or linear burst sequences
? Separate processor and controller address strobes
? Synchronous self timed writes
? Asynchronous output enable
? CY7C1484V25, CY7C1485V25 available in JEDEC
standard Pb-free 100-pin TQFP, Pb-free and non-Pb-free
165-ball FBGA package
? IEEE 1149.1 JTAG-Compatible Boundary Scan
? “ZZ” Sleep Mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
cyp |
24+ |
500000 |
行業(yè)低價,代理渠道 |
詢價 | |||
CYPRESS |
23+ |
NA |
281 |
專做原裝正品,假一罰百! |
詢價 | ||
CYPRESS/賽普拉斯 |
24+ |
DIP |
600 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
CYPRESS/賽普拉斯 |
22+ |
DIP18 |
15330 |
原裝正品 |
詢價 | ||
CYPRESS |
18+ |
DIP18 |
85600 |
保證進口原裝可開17%增值稅發(fā)票 |
詢價 | ||
CYPRESS |
23+ |
DIP |
9526 |
詢價 | |||
CYPRESS/賽普拉斯 |
23+ |
CDIP18 |
10000 |
原廠授權一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
CYPRESS |
22+ |
DIP18 |
8000 |
原裝正品支持實單 |
詢價 | ||
CYPRESS |
24+ |
DIP |
90000 |
進口原裝現(xiàn)貨假一罰十價格合理 |
詢價 | ||
cyp |
2023+ |
原廠封裝 |
50000 |
原裝現(xiàn)貨 |
詢價 |