首頁>CY7C1486V33-200BGXC>規(guī)格書詳情

CY7C1486V33-200BGXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1486V33-200BGXC
廠商型號

CY7C1486V33-200BGXC

功能描述

72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM

文件大小

398.86 Kbytes

頁面數(shù)量

30

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導體公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2024-12-28 23:00:00

CY7C1486V33-200BGXC規(guī)格書詳情

Functional Description[1]

The CY7C1480V33/CY7C1482V33/CY7C1486V33 SRAM integrates 2M x 36/4M x 18/1M × 72 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK).

Features

? Supports bus operation up to 250 MHz

? Available speed grades are 250, 200 and 167 MHz

? Registered inputs and outputs for pipelined operation

? 3.3V core power supply

? 2.5V/3.3V I/O operation

? Fast clock-to-output times

— 3.0 ns (for 250-MHz device)

? Provide high-performance 3-1-1-1 access rate

? User-selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences

? Separate processor and controller address strobes

? Synchronous self-timed writes

? Asynchronous output enable

? Single Cycle Chip Deselect

? CY7C1480V33, CY7C1482V33 available in

JEDEC-standard lead-free 100-pin TQFP, lead-free and

non-lead-free 165-ball FBGA package. CY7C1486V33

available in lead-free and non-lead-free 209 ball FBGA

package

? IEEE 1149.1 JTAG-Compatible Boundary Scan

? “ZZ” Sleep Mode Option

供應商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS/賽普拉斯
23+
NA/
3272
原裝現(xiàn)貨,當天可交貨,原型號開票
詢價
CYPRESS/賽普拉斯
20+
DIP
2510
原裝現(xiàn)貨
詢價
CYPRESS
24+
35200
一級代理/放心采購
詢價
CYPRESS
23+
NA
281
專做原裝正品,假一罰百!
詢價
CY
NA
68900
原包原標簽100%進口原裝常備現(xiàn)貨!
詢價
CYPRESS
22+
DIP18
8000
原裝正品支持實單
詢價
CYPRESS/賽普拉斯
QQ咨詢
DIP
846
全新原裝 研究所指定供貨商
詢價
CYPRESS
24+
DIP18
1580
詢價
CYPRESS/賽普拉斯
2022
lcc
80000
原裝現(xiàn)貨,OEM渠道,歡迎咨詢
詢價
Cypress
DIP
2500
Cypress一級分銷,原裝原盒原包裝!
詢價