首頁>CY7C1510KV18-333BZXC>規(guī)格書詳情
CY7C1510KV18-333BZXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- CY7C1510KV18-333BZI
- CY7C1510KV18-333BZI
- CY7C1510KV18-333BZC
- CY7C1510KV18-333BZC
- CY7C1510KV18-300BZXI
- CY7C1510KV18-300BZXI
- CY7C1510KV18-300BZXC
- CY7C1510KV18-300BZXC
- CY7C1510KV18-300BZI
- CY7C1510KV18-300BZI
- CY7C1510KV18-300BZC
- CY7C1510KV18-300BZC
- CY7C1510KV18-250BZXI
- CY7C1510KV18-250BZXC
- CY7C1510KV18-250BZI
- CY7C1510KV18-250BZC
- CY7C1510KV18-200BZXI
- CY7C1510KV18-200BZXC
CY7C1510KV18-333BZXC規(guī)格書詳情
Functional Description
The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.
Features
■ Separate Independent Read and Write Data Ports
? Supports concurrent transactions
■ 333 MHz Clock for High Bandwidth
■ 2-word Burst on all Accesses
■ Double Data Rate (DDR) Interfaces on both Read and Write Ports (data transferred at 666 MHz) at 333 MHz
■ Two Input Clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches
■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems
■ Single Multiplexed Address Input bus latches Address Inputs for both Read and Write Ports
■ Separate Port Selects for Depth Expansion
■ Synchronous internally Self-timed Writes
■ QDR?-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH
■ Operates similar to QDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW
■ Available in x8, x9, x18, and x36 Configurations
■ Full Data Coherency, providing Most Current Data
■ Core VDD = 1.8V (±0.1V); IO VDDQ = 1.4V to VDD
? Supports both 1.5V and 1.8V IO supply
■ Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free Packages
■ Variable Drive HSTL Output Buffers
■ JTAG 1149.1 Compatible Test Access Port
■ Phase Locked Loop (PLL) for Accurate Data Placement
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Cypress |
21+ |
165FBGA (15x17) |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
22+ |
5000 |
詢價 | |||||
CY |
2020+ |
QFP |
4500 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
CYPRESS |
22+ |
SOP |
8000 |
原裝正品支持實單 |
詢價 | ||
CYPRESS |
23+ |
SO-32 |
9526 |
詢價 | |||
CY |
2016+ |
SOP-32 |
6528 |
只做原裝正品現(xiàn)貨!或訂貨 |
詢價 | ||
CYPRESS |
24+ |
SOP |
189 |
詢價 | |||
Cypress |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
23+ |
原廠正規(guī)渠道 |
5000 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | |||
CYPRESS |
24+ |
SOP |
2987 |
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電! |
詢價 |