首頁(yè)>CY7C1512KV18>規(guī)格書(shū)詳情

CY7C1512KV18中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

CY7C1512KV18
廠商型號(hào)

CY7C1512KV18

參數(shù)屬性

CY7C1512KV18 封裝/外殼為165-LBGA;包裝為托盤(pán);類別為集成電路(IC) > 存儲(chǔ)器;產(chǎn)品描述:IC SRAM 72MBIT PARALLEL 165FBGA

功能描述

72-Mbit QDR-II SRAM 2-Word Burst Architecture

文件大小

814.94 Kbytes

頁(yè)面數(shù)量

30 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-6 23:58:00

CY7C1512KV18規(guī)格書(shū)詳情

Functional Description

The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.

Features

■ Separate Independent Read and Write Data Ports

? Supports concurrent transactions

■ 333 MHz Clock for High Bandwidth

■ 2-word Burst on all Accesses

■ Double Data Rate (DDR) Interfaces on both Read and Write Ports (data transferred at 666 MHz) at 333 MHz

■ Two Input Clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous internally Self-timed Writes

■ QDR?-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH

■ Operates similar to QDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW

■ Available in x8, x9, x18, and x36 Configurations

■ Full Data Coherency, providing Most Current Data

■ Core VDD = 1.8V (±0.1V); IO VDDQ = 1.4V to VDD

? Supports both 1.5V and 1.8V IO supply

■ Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free Packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Phase Locked Loop (PLL) for Accurate Data Placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1512KV18-250BZC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    托盤(pán)

  • 存儲(chǔ)器類型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲(chǔ)容量:

    72Mb(4M x 18)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 72MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS
20+
N/A
8800
只做原裝正品
詢價(jià)
CYPRESS
2016+
FBGA165
3900
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票!
詢價(jià)
CYPRESS
2018+
BGA
6000
全新原裝正品現(xiàn)貨,假一賠佰
詢價(jià)
CYPRESS
23+
165FBGA
4568
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!!
詢價(jià)
CYP
1948+
BGA
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
CYPRESS/賽普拉斯
2048+
BGA
9851
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
CYPRESS
BGA
10265
提供BOM表配單只做原裝貨值得信賴
詢價(jià)
CYPRESS
23+
BGA
20
原裝現(xiàn)貨假一賠十
詢價(jià)
CYPRESS
2018+
BGA
30617
主打CYPRESS品牌價(jià)格絕對(duì)優(yōu)勢(shì)
詢價(jià)
CYPRESS
22+23+
FBGA165
23698
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)