首頁(yè)>CY7C1663KV18>規(guī)格書(shū)詳情
CY7C1663KV18集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料
廠商型號(hào) |
CY7C1663KV18 |
參數(shù)屬性 | CY7C1663KV18 封裝/外殼為165-LBGA;包裝為托盤(pán);類(lèi)別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 144MBIT PARALLEL 165FBGA |
功能描述 | 144-Mbit QDR? II SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) |
文件大小 |
779.75 Kbytes |
頁(yè)面數(shù)量 |
31 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Cypress【賽普拉斯】 |
中文名稱(chēng) | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-3 17:49:00 |
CY7C1663KV18規(guī)格書(shū)詳情
Functional Description
The CY7C1663KV18, and CY7C1665KV18 are 1.8-V synchronous pipelined SRAMs, equipped with QDR II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 550-MHz clock for high bandwidth
■ Four-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 1100 MHz) at 550 MHz
■ Available in 2.5-clock cycle latency
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Data valid pin (QVLD) to indicate valid data on the output
■ Single multiplexed address input bus latches address inputs for read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ Quad data rate (QDR?) II+ operates with 2.5-cycle read latency when DOFF is asserted high
■ Operates similar to QDR I device with one cycle read latency when DOFF is asserted low
■ Available in × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD [1]
? Supports both 1.5-V and 1.8-V I/O supply
■ High-speed transceiver logic (HSTL) inputs and variable drive HSTL output buffers
■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)
■ Offered in Pb-free package
■ JTAG 1149.1 compatible test access port
■ Phase locked loop (PLL) for accurate data placement
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
CY7C1663KV18-550BZXC
- 制造商:
Cypress Semiconductor Corp
- 類(lèi)別:
集成電路(IC) > 存儲(chǔ)器
- 包裝:
托盤(pán)
- 存儲(chǔ)器類(lèi)型:
易失
- 存儲(chǔ)器格式:
SRAM
- 技術(shù):
SRAM - 同步,QDR II+
- 存儲(chǔ)容量:
144Mb(8M x 18)
- 存儲(chǔ)器接口:
并聯(lián)
- 電壓 - 供電:
1.7V ~ 1.9V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
165-LBGA
- 供應(yīng)商器件封裝:
165-FBGA(15x17)
- 描述:
IC SRAM 144MBIT PARALLEL 165FBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
CYPRESS SEMICONDUCTOR/賽普拉斯 |
兩年內(nèi) |
N/A |
2112 |
原裝現(xiàn)貨,實(shí)單價(jià)格可談 |
詢(xún)價(jià) | ||
CYPRESS/賽普拉斯 |
20+ |
FBGA-165 |
1050 |
詢(xún)價(jià) | |||
CYPRESS |
21+ |
FBGA-165 |
10 |
原裝現(xiàn)貨假一賠十 |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
21+ |
84-TFBGA |
5280 |
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
詢(xún)價(jià) | ||
Cypress |
21+ |
165FBGA (15x17) |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) | ||
Cypress(賽普拉斯) |
23+ |
NA/ |
8735 |
原廠直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持! |
詢(xún)價(jià) | ||
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢(xún)價(jià) | ||
CYPRESS/賽普拉斯 |
1936+ |
FBGA |
6852 |
只做原裝正品現(xiàn)貨!假一賠十! |
詢(xún)價(jià) | ||
Cypress Semiconductor Corp |
24+ |
165-LBGA |
9350 |
獨(dú)立分銷(xiāo)商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢(xún)價(jià) | ||
CYPRESS |
ROHS+Original |
NA |
1221 |
專(zhuān)業(yè)電子元器件供應(yīng)鏈/QQ 350053121 /正納電子 |
詢(xún)價(jià) |