首頁>CY7C1910KV18>規(guī)格書詳情
CY7C1910KV18中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C1910BV18-250BZC
- CY7C1910CV18-250BZC
- CY7C1910BV18-250BZXC
- CY7C1910CV18-167BZC
- CY7C1910CV18-167BZXC
- CY7C1910CV18-167BZI
- CY7C1910CV18-200BZXC
- CY7C1910CV18-167BZXI
- CY7C1910CV18-250BZI
- CY7C1910BV18-200BZXI
- CY7C1910CV18-250BZXC
- CY7C1910BV18-250BZI
- CY7C1910CV18-200BZI
- CY7C1910BV18-250BZXI
- CY7C1910CV18
- CY7C1910CV18-200BZC
- CY7C1910BV18-250BZC
- CY7C1910CV18-250BZXI
CY7C1910KV18規(guī)格書詳情
Functional Description
The CY7C1312KV18, CY7C1314KV18, and CY7C1910KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to ‘turnaround’ the data bus that exists with common I/O devices.
Features
■ Separate independent read and write data ports
? Supports concurrent transactions
■ 333 MHz clock for high bandwidth
■ Two-word burst on all accesses
■ Double-data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
? SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR? II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I device with one cycle read latency when DOFF is asserted LOW
■ Available in ×8, ×9, ×18, and ×36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD
? Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ PLL for accurate data placement
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
22+ |
BGA |
20000 |
原裝現(xiàn)貨,實單支持 |
詢價 | ||
cyp |
24+ |
N/A |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
cyp |
2023+ |
原廠封裝 |
50000 |
原裝現(xiàn)貨 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
NA/ |
3369 |
原裝現(xiàn)貨,當天可交貨,原型號開票 |
詢價 | ||
CYPRESS(賽普拉斯) |
23+ |
LBGA165 |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
CYPRESS |
2016+ |
FBGA165 |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價 | ||
Infineon Technologies |
23+/24+ |
165-LBGA |
8600 |
只供原裝進口公司現(xiàn)貨+可訂貨 |
詢價 | ||
CYPRESS |
9611 |
400 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
Cypress Semiconductor Corp |
21+ |
48-LFBGA |
5280 |
進口原裝!長期供應!絕對優(yōu)勢價格(誠信經營 |
詢價 | ||
CYPRESS |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢. |
詢價 |