首頁>CY7C1916CV18-250BZXC>規(guī)格書詳情

CY7C1916CV18-250BZXC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1916CV18-250BZXC
廠商型號

CY7C1916CV18-250BZXC

功能描述

18-Mbit DDR-II SRAM 2-Word Burst Architecture

文件大小

662.26 Kbytes

頁面數(shù)量

29

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-24 11:02:00

CY7C1916CV18-250BZXC規(guī)格書詳情

Functional Description

The CY7C1316CV18, CY7C1916CV18, CY7C1318CV18, and CY7C1320CV18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a one-bit burst counter. Addresses for read and write are latched on alternate rising edges of the input (K) clock.

Features

■18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)

■267 MHz clock for high bandwidth

■2-word burst for reducing address bus frequency

■Double Data Rate (DDR) interfaces (data transferred at 534 MHz) at 267 MHz

■Synchronous internally self-timed writes

■DDR-II operates with 1.5 cycle read latency when the DLL is enabled

■Operates similar to a DDR-I device with 1 cycle read latency in DLL off mode

■1.8V core power supply with HSTL inputs and outputs

■Variable drive HSTL output buffers

■Expanded HSTL output voltage (1.4V–VDD)

■Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■Offered in both Pb-free and non Pb-free packages

■JTAG 1149.1 compatible test access port

■Delay Lock Loop (DLL) for accurate data placement

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS
22+
SOJ
6066
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙
詢價
CYPRESS
23+
PDIP28 BN
8000
只做原裝現(xiàn)貨
詢價
CYPRESS
23+
SOJ
44207
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢
詢價
CYPRESS/賽普拉斯
23+
SOJ-28L
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
CYPRESS
24+
28SOJ
5231
原裝現(xiàn)貨
詢價
Cypress
21+
28SOJ
13880
公司只售原裝,支持實單
詢價
CYPRESS
23+
DIP28
1050
正品原裝貨價格低
詢價
Cypress
SMD/DIP
3200
Cypress一級分銷,原裝原盒原包裝!
詢價
CYPRESS
22+
SOJ
8000
原裝正品支持實單
詢價
Cypress
2022
DIP
2900
絕對現(xiàn)貨庫存 可長期供應(yīng) 可銷售樣品
詢價