首頁(yè)>CY7C2168KV18>規(guī)格書(shū)詳情

CY7C2168KV18集成電路(IC)的存儲(chǔ)器規(guī)格書(shū)PDF中文資料

CY7C2168KV18
廠商型號(hào)

CY7C2168KV18

參數(shù)屬性

CY7C2168KV18 封裝/外殼為165-LBGA;包裝為卷帶(TR);類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 18MBIT PARALLEL 165FBGA

功能描述

18-Mbit DDR II SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

封裝外殼

165-LBGA

文件大小

879.91 Kbytes

頁(yè)面數(shù)量

29 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-24 23:00:00

CY7C2168KV18規(guī)格書(shū)詳情

Functional Description

The CY7C2168KV18, and CY7C2170KV18 are 1.8 V Synchronous Pipelined SRAMs equipped with DDR II+ architecture. The DDR II+ consists of an SRAM core with advanced synchronous peripheral circuitry. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of K and K. Each address location is associated with two 18-bit words (CY7C2168KV18), or 36-bit words (CY7C2170KV18) that burst sequentially into or out of the device.

Features

■ 18-Mbit density (1 M × 18, 512 K × 36)

■ 550-MHz clock for high bandwidth

■ Two-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces (data transferred at 1100 MHz) at 550 MHz

■ Available in 2.5 clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ On-die termination (ODT) feature

? Supported for D[x:0], BWS[x:0], and K/K inputs

■ Synchronous internally self-timed writes

■ DDR II+ operates with 2.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to DDR I device with one cycle read latency when DOFF is asserted LOW

■ Core VDD = 1.8 V ± 0.1 V; I/O VDDQ = 1.4 V to VDD[1]

? Supports both 1.5 V and 1.8 V I/O supply

■ HSTL inputs and variable drive HSTL output buffers

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ CY7C2168KV18 offered in non Pb-free packages and CY7C2170KV18 offered in both Pb-free and non Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase locked loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C2168KV18-550BZC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    卷帶(TR)

  • 存儲(chǔ)器類型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,DDR II+

  • 存儲(chǔ)容量:

    18Mb(1M x 18)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 18MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS(賽普拉斯)
23+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
Cypress(賽普拉斯)
23+
NA/
8735
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
Cypress
23+
165-FBGA(13x15)
71890
專業(yè)分銷產(chǎn)品!原裝正品!價(jià)格優(yōu)勢(shì)!
詢價(jià)
Cypress
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢價(jià)
CYPRESS/賽普拉斯
22+
FBGA
17500
原裝正品
詢價(jià)
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
SPANSION(飛索)
2117+
FBGA-165(13x15)
315000
136個(gè)/托盤一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)
詢價(jià)
CYPRESS/賽普拉斯
1936+
FBGA
6852
只做原裝正品現(xiàn)貨!假一賠十!
詢價(jià)
CYPRESS/賽普拉斯
22+
BGA
20000
原裝現(xiàn)貨,實(shí)單支持
詢價(jià)